OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_26/] [or1200/] [rtl/] [verilog/] [or1200_defines.v] - Blame information for rev 1220

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 504 lampret
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200's definitions                                        ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  Parameters of the OR1200 core                               ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - add parameters that are missing                          ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47 1220 simons
// Revision 1.35.4.2  2003/12/05 00:05:03  lampret
48
// Static exception prefix.
49
//
50 1207 lampret
// Revision 1.35.4.1  2003/07/08 15:36:37  lampret
51
// Added embedded memory QMEM.
52
//
53 1171 lampret
// Revision 1.35  2003/04/24 00:16:07  lampret
54
// No functional changes. Added defines to disable implementation of multiplier/MAC
55
//
56 1159 lampret
// Revision 1.34  2003/04/20 22:23:57  lampret
57
// No functional change. Only added customization for exception vectors.
58
//
59 1155 lampret
// Revision 1.33  2003/04/07 20:56:07  lampret
60
// Fixed OR1200_CLKDIV_x_SUPPORTED defines. Better description.
61
//
62 1139 lampret
// Revision 1.32  2003/04/07 01:26:57  lampret
63
// RFRAM defines comments updated. Altera LPM option added.
64
//
65 1132 lampret
// Revision 1.31  2002/12/08 08:57:56  lampret
66
// Added optional support for WB B3 specification (xwb_cti_o, xwb_bte_o). Made xwb_cab_o optional.
67
//
68 1104 lampret
// Revision 1.30  2002/10/28 15:09:22  mohor
69
// Previous check-in was done by mistake.
70
//
71 1078 mohor
// Revision 1.29  2002/10/28 15:03:50  mohor
72
// Signal scanb_sen renamed to scanb_en.
73 1077 mohor
//
74
// Revision 1.28  2002/10/17 20:04:40  lampret
75
// Added BIST scan. Special VS RAMs need to be used to implement BIST.
76
//
77 1063 lampret
// Revision 1.27  2002/09/16 03:13:23  lampret
78
// Removed obsolete comment.
79
//
80 1055 lampret
// Revision 1.26  2002/09/08 05:52:16  lampret
81
// Added optional l.div/l.divu insns. By default they are disabled.
82
//
83 1035 lampret
// Revision 1.25  2002/09/07 19:16:10  lampret
84
// If SR[CY] implemented with OR1200_IMPL_ADDC enabled, l.add/l.addi also set SR[CY].
85
//
86 1033 lampret
// Revision 1.24  2002/09/07 05:42:02  lampret
87
// Added optional SR[CY]. Added define to enable additional (compare) flag modifiers. Defines are OR1200_IMPL_ADDC and OR1200_ADDITIONAL_FLAG_MODIFIERS.
88
//
89 1032 lampret
// Revision 1.23  2002/09/04 00:50:34  lampret
90
// Now most of the configuration registers are updatded automatically based on defines in or1200_defines.v.
91
//
92 1023 lampret
// Revision 1.22  2002/09/03 22:28:21  lampret
93
// As per Taylor Su suggestion all case blocks are full case by default and optionally (OR1200_CASE_DEFAULT) can be disabled to increase clock frequncy.
94
//
95 1022 lampret
// Revision 1.21  2002/08/22 02:18:55  lampret
96
// Store buffer has been tested and it works. BY default it is still disabled until uClinux confirms correct operation on FPGA board.
97
//
98 994 lampret
// Revision 1.20  2002/08/18 21:59:45  lampret
99
// Disable SB until it is tested
100
//
101 984 lampret
// Revision 1.19  2002/08/18 19:53:08  lampret
102
// Added store buffer.
103
//
104 977 lampret
// Revision 1.18  2002/08/15 06:04:11  lampret
105
// Fixed Xilinx trace buffer address. REported by Taylor Su.
106
//
107 962 lampret
// Revision 1.17  2002/08/12 05:31:44  lampret
108
// Added OR1200_WB_RETRY. Moved WB registered outsputs / samples inputs into lower section.
109
//
110 944 lampret
// Revision 1.16  2002/07/14 22:17:17  lampret
111
// Added simple trace buffer [only for Xilinx Virtex target]. Fixed instruction fetch abort when new exception is recognized.
112
//
113 895 lampret
// Revision 1.15  2002/06/08 16:20:21  lampret
114
// Added defines for enabling generic FF based memory macro for register file.
115
//
116 870 lampret
// Revision 1.14  2002/03/29 16:24:06  lampret
117
// Changed comment about synopsys to _synopsys_ because synthesis was complaining about unknown directives
118
//
119 790 lampret
// Revision 1.13  2002/03/29 15:16:55  lampret
120
// Some of the warnings fixed.
121
//
122 788 lampret
// Revision 1.12  2002/03/28 19:25:42  lampret
123
// Added second type of Virtual Silicon two-port SRAM (for register file). Changed defines for VS STP RAMs.
124
//
125 778 lampret
// Revision 1.11  2002/03/28 19:13:17  lampret
126
// Updated defines.
127
//
128 776 lampret
// Revision 1.10  2002/03/14 00:30:24  lampret
129
// Added alternative for critical path in DU.
130
//
131 737 lampret
// Revision 1.9  2002/03/11 01:26:26  lampret
132
// Fixed async loop. Changed multiplier type for ASIC.
133
//
134 735 lampret
// Revision 1.8  2002/02/11 04:33:17  lampret
135
// Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr.
136
//
137 660 lampret
// Revision 1.7  2002/02/01 19:56:54  lampret
138
// Fixed combinational loops.
139
//
140 636 lampret
// Revision 1.6  2002/01/19 14:10:22  lampret
141
// Fixed OR1200_XILINX_RAM32X1D.
142
//
143 597 lampret
// Revision 1.5  2002/01/18 07:56:00  lampret
144
// No more low/high priority interrupts (PICPR removed). Added tick timer exception. Added exception prefix (SR[EPH]). Fixed single-step bug whenreading NPC.
145
//
146 589 lampret
// Revision 1.4  2002/01/14 09:44:12  lampret
147
// Default ASIC configuration does not sample WB inputs.
148
//
149 569 lampret
// Revision 1.3  2002/01/08 00:51:08  lampret
150
// Fixed typo. OR1200_REGISTERED_OUTPUTS was not defined. Should be.
151
//
152 536 lampret
// Revision 1.2  2002/01/03 21:23:03  lampret
153
// Uncommented OR1200_REGISTERED_OUTPUTS for FPGA target.
154
//
155 512 lampret
// Revision 1.1  2002/01/03 08:16:15  lampret
156
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
157
//
158 504 lampret
// Revision 1.20  2001/12/04 05:02:36  lampret
159
// Added OR1200_GENERIC_MULTP2_32X32 and OR1200_ASIC_MULTP2_32X32
160
//
161
// Revision 1.19  2001/11/27 19:46:57  lampret
162
// Now FPGA and ASIC target are separate.
163
//
164
// Revision 1.18  2001/11/23 21:42:31  simons
165
// Program counter divided to PPC and NPC.
166
//
167
// Revision 1.17  2001/11/23 08:38:51  lampret
168
// Changed DSR/DRR behavior and exception detection.
169
//
170
// Revision 1.16  2001/11/20 21:30:38  lampret
171
// Added OR1200_REGISTERED_INPUTS.
172
//
173
// Revision 1.15  2001/11/19 14:29:48  simons
174
// Cashes disabled.
175
//
176
// Revision 1.14  2001/11/13 10:02:21  lampret
177
// Added 'setpc'. Renamed some signals (except_flushpipe into flushpipe etc)
178
//
179
// Revision 1.13  2001/11/12 01:45:40  lampret
180
// Moved flag bit into SR. Changed RF enable from constant enable to dynamic enable for read ports.
181
//
182
// Revision 1.12  2001/11/10 03:43:57  lampret
183
// Fixed exceptions.
184
//
185
// Revision 1.11  2001/11/02 18:57:14  lampret
186
// Modified virtual silicon instantiations.
187
//
188
// Revision 1.10  2001/10/21 17:57:16  lampret
189
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
190
//
191
// Revision 1.9  2001/10/19 23:28:46  lampret
192
// Fixed some synthesis warnings. Configured with caches and MMUs.
193
//
194
// Revision 1.8  2001/10/14 13:12:09  lampret
195
// MP3 version.
196
//
197
// Revision 1.1.1.1  2001/10/06 10:18:36  igorm
198
// no message
199
//
200
// Revision 1.3  2001/08/17 08:01:19  lampret
201
// IC enable/disable.
202
//
203
// Revision 1.2  2001/08/13 03:36:20  lampret
204
// Added cfg regs. Moved all defines into one defines.v file. More cleanup.
205
//
206
// Revision 1.1  2001/08/09 13:39:33  lampret
207
// Major clean-up.
208
//
209
// Revision 1.2  2001/07/22 03:31:54  lampret
210
// Fixed RAM's oen bug. Cache bypass under development.
211
//
212
// Revision 1.1  2001/07/20 00:46:03  lampret
213
// Development version of RTL. Libraries are missing.
214
//
215
//
216
 
217
//
218
// Dump VCD
219
//
220
//`define OR1200_VCD_DUMP
221
 
222
//
223
// Generate debug messages during simulation
224
//
225
//`define OR1200_VERBOSE
226
 
227 1078 mohor
//  `define OR1200_ASIC
228 504 lampret
////////////////////////////////////////////////////////
229
//
230
// Typical configuration for an ASIC
231
//
232
`ifdef OR1200_ASIC
233
 
234
//
235
// Target ASIC memories
236
//
237
//`define OR1200_ARTISAN_SSP
238
//`define OR1200_ARTISAN_SDP
239
//`define OR1200_ARTISAN_STP
240
`define OR1200_VIRTUALSILICON_SSP
241 1077 mohor
//`define OR1200_VIRTUALSILICON_STP_T1
242 778 lampret
//`define OR1200_VIRTUALSILICON_STP_T2
243 504 lampret
 
244
//
245
// Do not implement Data cache
246
//
247
//`define OR1200_NO_DC
248
 
249
//
250
// Do not implement Insn cache
251
//
252
//`define OR1200_NO_IC
253
 
254
//
255
// Do not implement Data MMU
256
//
257
//`define OR1200_NO_DMMU
258
 
259
//
260
// Do not implement Insn MMU
261
//
262
//`define OR1200_NO_IMMU
263
 
264
//
265 944 lampret
// Select between ASIC optimized and generic multiplier
266 504 lampret
//
267 735 lampret
//`define OR1200_ASIC_MULTP2_32X32
268
`define OR1200_GENERIC_MULTP2_32X32
269 504 lampret
 
270
//
271
// Size/type of insn/data cache if implemented
272
//
273
// `define OR1200_IC_1W_4KB
274
`define OR1200_IC_1W_8KB
275
// `define OR1200_DC_1W_4KB
276
`define OR1200_DC_1W_8KB
277
 
278
`else
279
 
280
 
281
/////////////////////////////////////////////////////////
282
//
283
// Typical configuration for an FPGA
284
//
285
 
286
//
287
// Target FPGA memories
288
//
289 1132 lampret
//`define OR1200_ALTERA_LPM
290 504 lampret
`define OR1200_XILINX_RAMB4
291 776 lampret
//`define OR1200_XILINX_RAM32X1D
292 895 lampret
//`define OR1200_USE_RAM16X1D_FOR_RAM32X1D
293 504 lampret
 
294
//
295
// Do not implement Data cache
296
//
297
//`define OR1200_NO_DC
298
 
299
//
300
// Do not implement Insn cache
301
//
302
//`define OR1200_NO_IC
303
 
304
//
305
// Do not implement Data MMU
306
//
307
//`define OR1200_NO_DMMU
308
 
309
//
310
// Do not implement Insn MMU
311
//
312
//`define OR1200_NO_IMMU
313
 
314
//
315 944 lampret
// Select between ASIC and generic multiplier
316 504 lampret
//
317 944 lampret
// (Generic seems to trigger a bug in the Cadence Ncsim simulator)
318 504 lampret
//
319
//`define OR1200_ASIC_MULTP2_32X32
320
`define OR1200_GENERIC_MULTP2_32X32
321
 
322
//
323
// Size/type of insn/data cache if implemented
324
// (consider available FPGA memory resources)
325
//
326
`define OR1200_IC_1W_4KB
327
//`define OR1200_IC_1W_8KB
328
`define OR1200_DC_1W_4KB
329
//`define OR1200_DC_1W_8KB
330
 
331
`endif
332
 
333
 
334
//////////////////////////////////////////////////////////
335
//
336
// Do not change below unless you know what you are doing
337
//
338
 
339 788 lampret
//
340 1063 lampret
// Enable RAM BIST
341
//
342
// At the moment this only works for Virtual Silicon
343
// single port RAMs. For other RAMs it has not effect.
344
// Special wrapper for VS RAMs needs to be provided
345
// with scan flops to facilitate bist scan.
346
//
347 1078 mohor
//`define OR1200_BIST
348 1063 lampret
 
349
//
350 944 lampret
// Register OR1200 WISHBONE outputs
351
// (must be defined/enabled)
352
//
353
`define OR1200_REGISTERED_OUTPUTS
354
 
355
//
356
// Register OR1200 WISHBONE inputs
357
//
358
// (must be undefined/disabled)
359
//
360
//`define OR1200_REGISTERED_INPUTS
361
 
362
//
363 895 lampret
// Disable bursts if they are not supported by the
364
// memory subsystem (only affect cache line fill)
365
//
366
//`define OR1200_NO_BURSTS
367
//
368
 
369
//
370 944 lampret
// WISHBONE retry counter range
371
//
372
// 2^value range for retry counter. Retry counter
373
// is activated whenever *wb_rty_i is asserted and
374
// until retry counter expires, corresponding
375
// WISHBONE interface is deactivated.
376
//
377
// To disable retry counters and *wb_rty_i all together,
378
// undefine this macro.
379
//
380
//`define OR1200_WB_RETRY 7
381
 
382
//
383 1104 lampret
// WISHBONE Consecutive Address Burst
384
//
385
// This was used prior to WISHBONE B3 specification
386
// to identify bursts. It is no longer needed but
387
// remains enabled for compatibility with old designs.
388
//
389
// To remove *wb_cab_o ports undefine this macro.
390
//
391
`define OR1200_WB_CAB
392
 
393
//
394
// WISHBONE B3 compatible interface
395
//
396
// This follows the WISHBONE B3 specification.
397
// It is not enabled by default because most
398
// designs still don't use WB b3.
399
//
400
// To enable *wb_cti_o/*wb_bte_o ports,
401
// define this macro.
402
//
403
//`define OR1200_WB_B3
404
 
405
//
406 788 lampret
// Enable additional synthesis directives if using
407 790 lampret
// _Synopsys_ synthesis tool
408 788 lampret
//
409
//`define OR1200_ADDITIONAL_SYNOPSYS_DIRECTIVES
410
 
411
//
412 1022 lampret
// Enables default statement in some case blocks
413
// and disables Synopsys synthesis directive full_case
414
//
415
// By default it is enabled. When disabled it
416
// can increase clock frequency.
417
//
418
`define OR1200_CASE_DEFAULT
419
 
420
//
421 504 lampret
// Operand width / register file address width
422 788 lampret
//
423
// (DO NOT CHANGE)
424
//
425 504 lampret
`define OR1200_OPERAND_WIDTH            32
426
`define OR1200_REGFILE_ADDR_WIDTH       5
427
 
428
//
429 1032 lampret
// l.add/l.addi/l.and and optional l.addc/l.addic
430
// also set (compare) flag when result of their
431
// operation equals zero
432
//
433
// At the time of writing this, default or32
434
// C/C++ compiler doesn't generate code that
435
// would benefit from this optimization.
436
//
437
// By default this optimization is disabled to
438
// save area.
439
//
440
//`define OR1200_ADDITIONAL_FLAG_MODIFIERS
441
 
442
//
443
// Implement l.addc/l.addic instructions and SR[CY]
444
//
445
// At the time of writing this, or32
446
// C/C++ compiler doesn't generate l.addc/l.addic
447
// instructions. However or32 assembler
448
// can assemble code that uses l.addc/l.addic insns.
449
//
450
// By default implementation of l.addc/l.addic
451
// instructions and SR[CY] is disabled to save
452
// area.
453
//
454 1033 lampret
// [Because this define controles implementation
455
//  of SR[CY] write enable, if it is not enabled,
456
//  l.add/l.addi also don't set SR[CY].]
457
//
458 1032 lampret
//`define OR1200_IMPL_ADDC
459
 
460
//
461 1035 lampret
// Implement optional l.div/l.divu instructions
462
//
463
// By default divide instructions are not implemented
464
// to save area and increase clock frequency. or32 C/C++
465
// compiler can use soft library for division.
466
//
467 1159 lampret
// To implement divide, multiplier needs to be implemented.
468
//
469 1035 lampret
//`define OR1200_IMPL_DIV
470
 
471
//
472 504 lampret
// Implement rotate in the ALU
473
//
474 1032 lampret
// At the time of writing this, or32
475
// C/C++ compiler doesn't generate rotate
476
// instructions. However or32 assembler
477
// can assemble code that uses rotate insn.
478
// This means that rotate instructions
479
// must be used manually inserted.
480
//
481
// By default implementation of rotate
482
// is disabled to save area and increase
483
// clock frequency.
484
//
485 504 lampret
//`define OR1200_IMPL_ALU_ROTATE
486
 
487
//
488
// Type of ALU compare to implement
489
//
490 1032 lampret
// Try either one to find what yields
491
// higher clock frequencyin your case.
492
//
493 504 lampret
//`define OR1200_IMPL_ALU_COMP1
494
`define OR1200_IMPL_ALU_COMP2
495
 
496
//
497 1159 lampret
// Implement multiplier
498 504 lampret
//
499 1159 lampret
// By default multiplier is implemented
500
//
501
`define OR1200_MULT_IMPLEMENTED
502
 
503
//
504
// Implement multiply-and-accumulate
505
//
506
// By default MAC is implemented. To
507
// implement MAC, multiplier needs to be
508
// implemented.
509
//
510
`define OR1200_MAC_IMPLEMENTED
511
 
512
//
513
// Low power, slower multiplier
514
//
515
// Select between low-power (larger) multiplier
516
// and faster multiplier. The actual difference
517
// is only AND logic that prevents distribution
518
// of operands into the multiplier when instruction
519
// in execution is not multiply instruction
520
//
521 776 lampret
//`define OR1200_LOWPWR_MULT
522 504 lampret
 
523
//
524 1139 lampret
// Clock ratio RISC clock versus WB clock
525 504 lampret
//
526 1139 lampret
// If you plan to run WB:RISC clock fixed to 1:1, disable
527
// both defines
528 504 lampret
//
529 1139 lampret
// For WB:RISC 1:2 or 1:1, enable OR1200_CLKDIV_2_SUPPORTED
530
// and use clmode to set ratio
531
//
532
// For WB:RISC 1:4, 1:2 or 1:1, enable both defines and use
533
// clmode to set ratio
534
//
535 504 lampret
`define OR1200_CLKDIV_2_SUPPORTED
536 776 lampret
//`define OR1200_CLKDIV_4_SUPPORTED
537 504 lampret
 
538
//
539
// Type of register file RAM
540
//
541 1132 lampret
// Memory macro w/ two ports (see or1200_tpram_32x32.v)
542 504 lampret
// `define OR1200_RFRAM_TWOPORT
543 870 lampret
//
544 1132 lampret
// Memory macro dual port (see or1200_dpram_32x32.v)
545 870 lampret
`define OR1200_RFRAM_DUALPORT
546
//
547 1132 lampret
// Generic (flip-flop based) register file (see or1200_rfram_generic.v)
548
//`define OR1200_RFRAM_GENERIC
549 504 lampret
 
550
//
551 776 lampret
// Type of mem2reg aligner to implement.
552 504 lampret
//
553 776 lampret
// Once OR1200_IMPL_MEM2REG2 yielded faster
554
// circuit, however with today tools it will
555
// most probably give you slower circuit.
556
//
557
`define OR1200_IMPL_MEM2REG1
558
//`define OR1200_IMPL_MEM2REG2
559 504 lampret
 
560
//
561
// ALUOPs
562
//
563
`define OR1200_ALUOP_WIDTH      4
564 636 lampret
`define OR1200_ALUOP_NOP        4'd4
565 504 lampret
/* Order defined by arith insns that have two source operands both in regs
566
   (see binutils/include/opcode/or32.h) */
567
`define OR1200_ALUOP_ADD        4'd0
568
`define OR1200_ALUOP_ADDC       4'd1
569
`define OR1200_ALUOP_SUB        4'd2
570
`define OR1200_ALUOP_AND        4'd3
571 636 lampret
`define OR1200_ALUOP_OR         4'd4
572 504 lampret
`define OR1200_ALUOP_XOR        4'd5
573
`define OR1200_ALUOP_MUL        4'd6
574
`define OR1200_ALUOP_SHROT      4'd8
575
`define OR1200_ALUOP_DIV        4'd9
576
`define OR1200_ALUOP_DIVU       4'd10
577
/* Order not specifically defined. */
578
`define OR1200_ALUOP_IMM        4'd11
579
`define OR1200_ALUOP_MOVHI      4'd12
580
`define OR1200_ALUOP_COMP       4'd13
581
`define OR1200_ALUOP_MTSR       4'd14
582
`define OR1200_ALUOP_MFSR       4'd15
583
 
584
//
585
// MACOPs
586
//
587
`define OR1200_MACOP_WIDTH      2
588
`define OR1200_MACOP_NOP        2'b00
589
`define OR1200_MACOP_MAC        2'b01
590
`define OR1200_MACOP_MSB        2'b10
591
 
592
//
593
// Shift/rotate ops
594
//
595
`define OR1200_SHROTOP_WIDTH    2
596
`define OR1200_SHROTOP_NOP      2'd0
597
`define OR1200_SHROTOP_SLL      2'd0
598
`define OR1200_SHROTOP_SRL      2'd1
599
`define OR1200_SHROTOP_SRA      2'd2
600
`define OR1200_SHROTOP_ROR      2'd3
601
 
602
// Execution cycles per instruction
603
`define OR1200_MULTICYCLE_WIDTH 2
604
`define OR1200_ONE_CYCLE                2'd0
605
`define OR1200_TWO_CYCLES               2'd1
606
 
607
// Operand MUX selects
608
`define OR1200_SEL_WIDTH                2
609
`define OR1200_SEL_RF                   2'd0
610
`define OR1200_SEL_IMM                  2'd1
611
`define OR1200_SEL_EX_FORW              2'd2
612
`define OR1200_SEL_WB_FORW              2'd3
613
 
614
//
615
// BRANCHOPs
616
//
617
`define OR1200_BRANCHOP_WIDTH           3
618
`define OR1200_BRANCHOP_NOP             3'd0
619
`define OR1200_BRANCHOP_J               3'd1
620
`define OR1200_BRANCHOP_JR              3'd2
621
`define OR1200_BRANCHOP_BAL             3'd3
622
`define OR1200_BRANCHOP_BF              3'd4
623
`define OR1200_BRANCHOP_BNF             3'd5
624
`define OR1200_BRANCHOP_RFE             3'd6
625
 
626
//
627
// LSUOPs
628
//
629
// Bit 0: sign extend
630
// Bits 1-2: 00 doubleword, 01 byte, 10 halfword, 11 singleword
631
// Bit 3: 0 load, 1 store
632
`define OR1200_LSUOP_WIDTH              4
633
`define OR1200_LSUOP_NOP                4'b0000
634
`define OR1200_LSUOP_LBZ                4'b0010
635
`define OR1200_LSUOP_LBS                4'b0011
636
`define OR1200_LSUOP_LHZ                4'b0100
637
`define OR1200_LSUOP_LHS                4'b0101
638
`define OR1200_LSUOP_LWZ                4'b0110
639
`define OR1200_LSUOP_LWS                4'b0111
640
`define OR1200_LSUOP_LD         4'b0001
641
`define OR1200_LSUOP_SD         4'b1000
642
`define OR1200_LSUOP_SB         4'b1010
643
`define OR1200_LSUOP_SH         4'b1100
644
`define OR1200_LSUOP_SW         4'b1110
645
 
646
// FETCHOPs
647
`define OR1200_FETCHOP_WIDTH            1
648
`define OR1200_FETCHOP_NOP              1'b0
649
`define OR1200_FETCHOP_LW               1'b1
650
 
651
//
652
// Register File Write-Back OPs
653
//
654
// Bit 0: register file write enable
655
// Bits 2-1: write-back mux selects
656
`define OR1200_RFWBOP_WIDTH             3
657
`define OR1200_RFWBOP_NOP               3'b000
658
`define OR1200_RFWBOP_ALU               3'b001
659
`define OR1200_RFWBOP_LSU               3'b011
660
`define OR1200_RFWBOP_SPRS              3'b101
661
`define OR1200_RFWBOP_LR                3'b111
662
 
663
// Compare instructions
664
`define OR1200_COP_SFEQ       3'b000
665
`define OR1200_COP_SFNE       3'b001
666
`define OR1200_COP_SFGT       3'b010
667
`define OR1200_COP_SFGE       3'b011
668
`define OR1200_COP_SFLT       3'b100
669
`define OR1200_COP_SFLE       3'b101
670
`define OR1200_COP_X          3'b111
671
`define OR1200_SIGNED_COMPARE 'd3
672
`define OR1200_COMPOP_WIDTH     4
673
 
674
//
675
// TAGs for instruction bus
676
//
677
`define OR1200_ITAG_IDLE        4'h0    // idle bus
678
`define OR1200_ITAG_NI          4'h1    // normal insn
679
`define OR1200_ITAG_BE          4'hb    // Bus error exception
680
`define OR1200_ITAG_PE          4'hc    // Page fault exception
681
`define OR1200_ITAG_TE          4'hd    // TLB miss exception
682
 
683
//
684
// TAGs for data bus
685
//
686
`define OR1200_DTAG_IDLE        4'h0    // idle bus
687
`define OR1200_DTAG_ND          4'h1    // normal data
688
`define OR1200_DTAG_AE          4'ha    // Alignment exception
689
`define OR1200_DTAG_BE          4'hb    // Bus error exception
690
`define OR1200_DTAG_PE          4'hc    // Page fault exception
691
`define OR1200_DTAG_TE          4'hd    // TLB miss exception
692
 
693
 
694
//////////////////////////////////////////////
695
//
696
// ORBIS32 ISA specifics
697
//
698
 
699
// SHROT_OP position in machine word
700
`define OR1200_SHROTOP_POS              7:6
701
 
702
// ALU instructions multicycle field in machine word
703
`define OR1200_ALUMCYC_POS              9:8
704
 
705
//
706
// Instruction opcode groups (basic)
707
//
708
`define OR1200_OR32_J                 6'b000000
709
`define OR1200_OR32_JAL               6'b000001
710
`define OR1200_OR32_BNF               6'b000011
711
`define OR1200_OR32_BF                6'b000100
712
`define OR1200_OR32_NOP               6'b000101
713
`define OR1200_OR32_MOVHI             6'b000110
714
`define OR1200_OR32_XSYNC             6'b001000
715
`define OR1200_OR32_RFE               6'b001001
716
/* */
717
`define OR1200_OR32_JR                6'b010001
718
`define OR1200_OR32_JALR              6'b010010
719
`define OR1200_OR32_MACI              6'b010011
720
/* */
721
`define OR1200_OR32_LWZ               6'b100001
722
`define OR1200_OR32_LBZ               6'b100011
723
`define OR1200_OR32_LBS               6'b100100
724
`define OR1200_OR32_LHZ               6'b100101
725
`define OR1200_OR32_LHS               6'b100110
726
`define OR1200_OR32_ADDI              6'b100111
727
`define OR1200_OR32_ADDIC             6'b101000
728
`define OR1200_OR32_ANDI              6'b101001
729
`define OR1200_OR32_ORI               6'b101010
730
`define OR1200_OR32_XORI              6'b101011
731
`define OR1200_OR32_MULI              6'b101100
732
`define OR1200_OR32_MFSPR             6'b101101
733
`define OR1200_OR32_SH_ROTI           6'b101110
734
`define OR1200_OR32_SFXXI             6'b101111
735
/* */
736
`define OR1200_OR32_MTSPR             6'b110000
737
`define OR1200_OR32_MACMSB            6'b110001
738
/* */
739
`define OR1200_OR32_SW                6'b110101
740
`define OR1200_OR32_SB                6'b110110
741
`define OR1200_OR32_SH                6'b110111
742
`define OR1200_OR32_ALU               6'b111000
743
`define OR1200_OR32_SFXX              6'b111001
744
 
745
 
746
/////////////////////////////////////////////////////
747
//
748
// Exceptions
749
//
750 1155 lampret
 
751
//
752
// Exception vectors per OR1K architecture:
753 1220 simons
// 0xPPPPP100 - reset
754
// 0xPPPPP200 - bus error
755 1155 lampret
// ... etc
756
// where P represents exception prefix.
757
//
758
// Exception vectors can be customized as per
759
// the following formula:
760 1220 simons
// 0xPPPPPNVV - exception N
761 1155 lampret
//
762
// P represents exception prefix
763
// N represents exception N
764
// VV represents length of the individual vector space,
765
//   usually it is 8 bits wide and starts with all bits zero
766
//
767
 
768
//
769 1220 simons
// PPPPP and VV parts
770 1155 lampret
//
771 1220 simons
// Sum of these two defines needs to be 28
772 1155 lampret
//
773 1220 simons
`define OR1200_EXCEPT_EPH0_P 20'h00000
774
`define OR1200_EXCEPT_EPH1_P 20'hF0000
775
`define OR1200_EXCEPT_V            8'h00
776 1155 lampret
 
777
//
778
// N part width
779
//
780 504 lampret
`define OR1200_EXCEPT_WIDTH 4
781 1155 lampret
 
782
//
783
// Definition of exception vectors
784
//
785
// To avoid implementation of a certain exception,
786
// simply comment out corresponding line
787
//
788 504 lampret
`define OR1200_EXCEPT_UNUSED            `OR1200_EXCEPT_WIDTH'hf
789
`define OR1200_EXCEPT_TRAP              `OR1200_EXCEPT_WIDTH'he
790
`define OR1200_EXCEPT_BREAK             `OR1200_EXCEPT_WIDTH'hd
791
`define OR1200_EXCEPT_SYSCALL           `OR1200_EXCEPT_WIDTH'hc
792
`define OR1200_EXCEPT_RANGE             `OR1200_EXCEPT_WIDTH'hb
793
`define OR1200_EXCEPT_ITLBMISS          `OR1200_EXCEPT_WIDTH'ha
794
`define OR1200_EXCEPT_DTLBMISS          `OR1200_EXCEPT_WIDTH'h9
795 589 lampret
`define OR1200_EXCEPT_INT               `OR1200_EXCEPT_WIDTH'h8
796 504 lampret
`define OR1200_EXCEPT_ILLEGAL           `OR1200_EXCEPT_WIDTH'h7
797
`define OR1200_EXCEPT_ALIGN             `OR1200_EXCEPT_WIDTH'h6
798 589 lampret
`define OR1200_EXCEPT_TICK              `OR1200_EXCEPT_WIDTH'h5
799 504 lampret
`define OR1200_EXCEPT_IPF               `OR1200_EXCEPT_WIDTH'h4
800
`define OR1200_EXCEPT_DPF               `OR1200_EXCEPT_WIDTH'h3
801
`define OR1200_EXCEPT_BUSERR            `OR1200_EXCEPT_WIDTH'h2
802
`define OR1200_EXCEPT_RESET             `OR1200_EXCEPT_WIDTH'h1
803
`define OR1200_EXCEPT_NONE              `OR1200_EXCEPT_WIDTH'h0
804
 
805
 
806
/////////////////////////////////////////////////////
807
//
808
// SPR groups
809
//
810
 
811
// Bits that define the group
812
`define OR1200_SPR_GROUP_BITS   15:11
813
 
814
// Width of the group bits
815
`define OR1200_SPR_GROUP_WIDTH  5
816
 
817
// Bits that define offset inside the group
818
`define OR1200_SPR_OFS_BITS 10:0
819
 
820
// List of groups
821
`define OR1200_SPR_GROUP_SYS    5'd00
822
`define OR1200_SPR_GROUP_DMMU   5'd01
823
`define OR1200_SPR_GROUP_IMMU   5'd02
824
`define OR1200_SPR_GROUP_DC     5'd03
825
`define OR1200_SPR_GROUP_IC     5'd04
826
`define OR1200_SPR_GROUP_MAC    5'd05
827
`define OR1200_SPR_GROUP_DU     5'd06
828
`define OR1200_SPR_GROUP_PM     5'd08
829
`define OR1200_SPR_GROUP_PIC    5'd09
830
`define OR1200_SPR_GROUP_TT     5'd10
831
 
832
 
833
/////////////////////////////////////////////////////
834
//
835
// System group
836
//
837
 
838
//
839
// System registers
840
//
841
`define OR1200_SPR_CFGR         7'd0
842
`define OR1200_SPR_RF           6'd32   // 1024 >> 5
843
`define OR1200_SPR_NPC          11'd16
844
`define OR1200_SPR_SR           11'd17
845
`define OR1200_SPR_PPC          11'd18
846
`define OR1200_SPR_EPCR         11'd32
847
`define OR1200_SPR_EEAR         11'd48
848
`define OR1200_SPR_ESR          11'd64
849
 
850
//
851
// SR bits
852
//
853 589 lampret
`define OR1200_SR_WIDTH 16
854
`define OR1200_SR_SM   0
855
`define OR1200_SR_TEE  1
856
`define OR1200_SR_IEE  2
857 504 lampret
`define OR1200_SR_DCE  3
858
`define OR1200_SR_ICE  4
859
`define OR1200_SR_DME  5
860
`define OR1200_SR_IME  6
861
`define OR1200_SR_LEE  7
862
`define OR1200_SR_CE   8
863
`define OR1200_SR_F    9
864 589 lampret
`define OR1200_SR_CY   10       // Unused
865
`define OR1200_SR_OV   11       // Unused
866
`define OR1200_SR_OVE  12       // Unused
867
`define OR1200_SR_DSX  13       // Unused
868
`define OR1200_SR_EPH  14
869
`define OR1200_SR_FO   15
870
`define OR1200_SR_CID  31:28    // Unimplemented
871 504 lampret
 
872 1207 lampret
//
873 504 lampret
// Bits that define offset inside the group
874 1207 lampret
//
875 504 lampret
`define OR1200_SPROFS_BITS 10:0
876
 
877 1207 lampret
//
878
// Default Exception Prefix
879
//
880 1220 simons
// 1'b0 - OR1200_EXCEPT_EPH0_P (0x0000_0000)
881
// 1'b1 - OR1200_EXCEPT_EPH1_P (0xF000_0000)
882 1207 lampret
//
883
`define OR1200_SR_EPH_DEF       1'b0
884 504 lampret
 
885
/////////////////////////////////////////////////////
886
//
887
// Power Management (PM)
888
//
889
 
890
// Define it if you want PM implemented
891
`define OR1200_PM_IMPLEMENTED
892
 
893
// Bit positions inside PMR (don't change)
894
`define OR1200_PM_PMR_SDF 3:0
895
`define OR1200_PM_PMR_DME 4
896
`define OR1200_PM_PMR_SME 5
897
`define OR1200_PM_PMR_DCGE 6
898
`define OR1200_PM_PMR_UNUSED 31:7
899
 
900
// PMR offset inside PM group of registers
901
`define OR1200_PM_OFS_PMR 11'b0
902
 
903
// PM group
904
`define OR1200_SPRGRP_PM 5'd8
905
 
906
// Define if PMR can be read/written at any address inside PM group
907
`define OR1200_PM_PARTIAL_DECODING
908
 
909
// Define if reading PMR is allowed
910
`define OR1200_PM_READREGS
911
 
912
// Define if unused PMR bits should be zero
913
`define OR1200_PM_UNUSED_ZERO
914
 
915
 
916
/////////////////////////////////////////////////////
917
//
918
// Debug Unit (DU)
919
//
920
 
921
// Define it if you want DU implemented
922
`define OR1200_DU_IMPLEMENTED
923
 
924 895 lampret
// Define if you want trace buffer
925
// (for now only available for Xilinx Virtex FPGAs)
926 962 lampret
`ifdef OR1200_ASIC
927
`else
928 895 lampret
`define OR1200_DU_TB_IMPLEMENTED
929 962 lampret
`endif
930 895 lampret
 
931 504 lampret
// Address offsets of DU registers inside DU group
932 895 lampret
`define OR1200_DU_OFS_DMR1 11'd16
933
`define OR1200_DU_OFS_DMR2 11'd17
934
`define OR1200_DU_OFS_DSR 11'd20
935
`define OR1200_DU_OFS_DRR 11'd21
936 962 lampret
`define OR1200_DU_OFS_TBADR 11'h0ff
937
`define OR1200_DU_OFS_TBIA 11'h1xx
938
`define OR1200_DU_OFS_TBIM 11'h2xx
939
`define OR1200_DU_OFS_TBAR 11'h3xx
940
`define OR1200_DU_OFS_TBTS 11'h4xx
941 504 lampret
 
942
// Position of offset bits inside SPR address
943 895 lampret
`define OR1200_DUOFS_BITS 10:0
944 504 lampret
 
945
// Define if you want these DU registers to be implemented
946
`define OR1200_DU_DMR1
947
`define OR1200_DU_DMR2
948
`define OR1200_DU_DSR
949
`define OR1200_DU_DRR
950
 
951
// DMR1 bits
952
`define OR1200_DU_DMR1_ST 22
953
 
954
// DSR bits
955
`define OR1200_DU_DSR_WIDTH     14
956
`define OR1200_DU_DSR_RSTE      0
957
`define OR1200_DU_DSR_BUSEE     1
958
`define OR1200_DU_DSR_DPFE      2
959
`define OR1200_DU_DSR_IPFE      3
960 589 lampret
`define OR1200_DU_DSR_TTE       4
961 504 lampret
`define OR1200_DU_DSR_AE        5
962
`define OR1200_DU_DSR_IIE       6
963 589 lampret
`define OR1200_DU_DSR_IE        7
964 504 lampret
`define OR1200_DU_DSR_DME       8
965
`define OR1200_DU_DSR_IME       9
966
`define OR1200_DU_DSR_RE        10
967
`define OR1200_DU_DSR_SCE       11
968
`define OR1200_DU_DSR_BE        12
969
`define OR1200_DU_DSR_TE        13
970
 
971
// DRR bits
972
`define OR1200_DU_DRR_RSTE      0
973
`define OR1200_DU_DRR_BUSEE     1
974
`define OR1200_DU_DRR_DPFE      2
975
`define OR1200_DU_DRR_IPFE      3
976 589 lampret
`define OR1200_DU_DRR_TTE       4
977 504 lampret
`define OR1200_DU_DRR_AE        5
978
`define OR1200_DU_DRR_IIE       6
979 589 lampret
`define OR1200_DU_DRR_IE        7
980 504 lampret
`define OR1200_DU_DRR_DME       8
981
`define OR1200_DU_DRR_IME       9
982
`define OR1200_DU_DRR_RE        10
983
`define OR1200_DU_DRR_SCE       11
984
`define OR1200_DU_DRR_BE        12
985
`define OR1200_DU_DRR_TE        13
986
 
987
// Define if reading DU regs is allowed
988
`define OR1200_DU_READREGS
989
 
990
// Define if unused DU registers bits should be zero
991
`define OR1200_DU_UNUSED_ZERO
992
 
993
// DU operation commands
994
`define OR1200_DU_OP_READSPR    3'd4
995
`define OR1200_DU_OP_WRITESPR   3'd5
996
 
997 737 lampret
// Define if IF/LSU status is not needed by devel i/f
998
`define OR1200_DU_STATUS_UNIMPLEMENTED
999 504 lampret
 
1000
/////////////////////////////////////////////////////
1001
//
1002
// Programmable Interrupt Controller (PIC)
1003
//
1004
 
1005
// Define it if you want PIC implemented
1006
`define OR1200_PIC_IMPLEMENTED
1007
 
1008
// Define number of interrupt inputs (2-31)
1009
`define OR1200_PIC_INTS 20
1010
 
1011
// Address offsets of PIC registers inside PIC group
1012
`define OR1200_PIC_OFS_PICMR 2'd0
1013
`define OR1200_PIC_OFS_PICSR 2'd2
1014
 
1015
// Position of offset bits inside SPR address
1016
`define OR1200_PICOFS_BITS 1:0
1017
 
1018
// Define if you want these PIC registers to be implemented
1019
`define OR1200_PIC_PICMR
1020
`define OR1200_PIC_PICSR
1021
 
1022
// Define if reading PIC registers is allowed
1023
`define OR1200_PIC_READREGS
1024
 
1025
// Define if unused PIC register bits should be zero
1026
`define OR1200_PIC_UNUSED_ZERO
1027
 
1028
 
1029
/////////////////////////////////////////////////////
1030
//
1031
// Tick Timer (TT)
1032
//
1033
 
1034
// Define it if you want TT implemented
1035
`define OR1200_TT_IMPLEMENTED
1036
 
1037
// Address offsets of TT registers inside TT group
1038
`define OR1200_TT_OFS_TTMR 1'd0
1039
`define OR1200_TT_OFS_TTCR 1'd1
1040
 
1041
// Position of offset bits inside SPR group
1042
`define OR1200_TTOFS_BITS 0
1043
 
1044
// Define if you want these TT registers to be implemented
1045
`define OR1200_TT_TTMR
1046
`define OR1200_TT_TTCR
1047
 
1048
// TTMR bits
1049
`define OR1200_TT_TTMR_TP 27:0
1050
`define OR1200_TT_TTMR_IP 28
1051
`define OR1200_TT_TTMR_IE 29
1052
`define OR1200_TT_TTMR_M 31:30
1053
 
1054
// Define if reading TT registers is allowed
1055
`define OR1200_TT_READREGS
1056
 
1057
 
1058
//////////////////////////////////////////////
1059
//
1060
// MAC
1061
//
1062
`define OR1200_MAC_ADDR         0        // MACLO 0xxxxxxxx1, MACHI 0xxxxxxxx0
1063
`define OR1200_MAC_SPR_WE               // Define if MACLO/MACHI are SPR writable
1064
 
1065
 
1066
//////////////////////////////////////////////
1067
//
1068
// Data MMU (DMMU)
1069
//
1070
 
1071
//
1072
// Address that selects between TLB TR and MR
1073
//
1074 660 lampret
`define OR1200_DTLB_TM_ADDR     7
1075 504 lampret
 
1076
//
1077
// DTLBMR fields
1078
//
1079
`define OR1200_DTLBMR_V_BITS    0
1080
`define OR1200_DTLBMR_CID_BITS  4:1
1081
`define OR1200_DTLBMR_RES_BITS  11:5
1082
`define OR1200_DTLBMR_VPN_BITS  31:13
1083
 
1084
//
1085
// DTLBTR fields
1086
//
1087
`define OR1200_DTLBTR_CC_BITS   0
1088
`define OR1200_DTLBTR_CI_BITS   1
1089
`define OR1200_DTLBTR_WBC_BITS  2
1090
`define OR1200_DTLBTR_WOM_BITS  3
1091
`define OR1200_DTLBTR_A_BITS    4
1092
`define OR1200_DTLBTR_D_BITS    5
1093
`define OR1200_DTLBTR_URE_BITS  6
1094
`define OR1200_DTLBTR_UWE_BITS  7
1095
`define OR1200_DTLBTR_SRE_BITS  8
1096
`define OR1200_DTLBTR_SWE_BITS  9
1097
`define OR1200_DTLBTR_RES_BITS  11:10
1098
`define OR1200_DTLBTR_PPN_BITS  31:13
1099
 
1100
//
1101
// DTLB configuration
1102
//
1103
`define OR1200_DMMU_PS          13                                      // 13 for 8KB page size
1104
`define OR1200_DTLB_INDXW       6                                       // 6 for 64 entry DTLB  7 for 128 entries
1105
`define OR1200_DTLB_INDXL       `OR1200_DMMU_PS                         // 13                   13
1106
`define OR1200_DTLB_INDXH       `OR1200_DMMU_PS+`OR1200_DTLB_INDXW-1    // 18                   19
1107
`define OR1200_DTLB_INDX        `OR1200_DTLB_INDXH:`OR1200_DTLB_INDXL   // 18:13                19:13
1108
`define OR1200_DTLB_TAGW        32-`OR1200_DTLB_INDXW-`OR1200_DMMU_PS   // 13                   12
1109
`define OR1200_DTLB_TAGL        `OR1200_DTLB_INDXH+1                    // 19                   20
1110
`define OR1200_DTLB_TAG         31:`OR1200_DTLB_TAGL                    // 31:19                31:20
1111
`define OR1200_DTLBMRW          `OR1200_DTLB_TAGW+1                     // +1 because of V bit
1112
`define OR1200_DTLBTRW          32-`OR1200_DMMU_PS+5                    // +5 because of protection bits and CI
1113
 
1114 660 lampret
//
1115
// Cache inhibit while DMMU is not enabled/implemented
1116
//
1117
// cache inhibited 0GB-4GB              1'b1
1118 735 lampret
// cache inhibited 0GB-2GB              !dcpu_adr_i[31]
1119
// cache inhibited 0GB-1GB 2GB-3GB      !dcpu_adr_i[30]
1120
// cache inhibited 1GB-2GB 3GB-4GB      dcpu_adr_i[30]
1121
// cache inhibited 2GB-4GB (default)    dcpu_adr_i[31]
1122 660 lampret
// cached 0GB-4GB                       1'b0
1123
//
1124
`define OR1200_DMMU_CI                  dcpu_adr_i[31]
1125 504 lampret
 
1126 660 lampret
 
1127 504 lampret
//////////////////////////////////////////////
1128
//
1129
// Insn MMU (IMMU)
1130
//
1131
 
1132
//
1133
// Address that selects between TLB TR and MR
1134
//
1135 660 lampret
`define OR1200_ITLB_TM_ADDR     7
1136 504 lampret
 
1137
//
1138
// ITLBMR fields
1139
//
1140
`define OR1200_ITLBMR_V_BITS    0
1141
`define OR1200_ITLBMR_CID_BITS  4:1
1142
`define OR1200_ITLBMR_RES_BITS  11:5
1143
`define OR1200_ITLBMR_VPN_BITS  31:13
1144
 
1145
//
1146
// ITLBTR fields
1147
//
1148
`define OR1200_ITLBTR_CC_BITS   0
1149
`define OR1200_ITLBTR_CI_BITS   1
1150
`define OR1200_ITLBTR_WBC_BITS  2
1151
`define OR1200_ITLBTR_WOM_BITS  3
1152
`define OR1200_ITLBTR_A_BITS    4
1153
`define OR1200_ITLBTR_D_BITS    5
1154
`define OR1200_ITLBTR_SXE_BITS  6
1155
`define OR1200_ITLBTR_UXE_BITS  7
1156
`define OR1200_ITLBTR_RES_BITS  11:8
1157
`define OR1200_ITLBTR_PPN_BITS  31:13
1158
 
1159
//
1160
// ITLB configuration
1161
//
1162
`define OR1200_IMMU_PS          13                                      // 13 for 8KB page size
1163
`define OR1200_ITLB_INDXW       6                                       // 6 for 64 entry ITLB  7 for 128 entries
1164
`define OR1200_ITLB_INDXL       `OR1200_IMMU_PS                         // 13                   13
1165
`define OR1200_ITLB_INDXH       `OR1200_IMMU_PS+`OR1200_ITLB_INDXW-1    // 18                   19
1166
`define OR1200_ITLB_INDX        `OR1200_ITLB_INDXH:`OR1200_ITLB_INDXL   // 18:13                19:13
1167
`define OR1200_ITLB_TAGW        32-`OR1200_ITLB_INDXW-`OR1200_IMMU_PS   // 13                   12
1168
`define OR1200_ITLB_TAGL        `OR1200_ITLB_INDXH+1                    // 19                   20
1169
`define OR1200_ITLB_TAG         31:`OR1200_ITLB_TAGL                    // 31:19                31:20
1170
`define OR1200_ITLBMRW          `OR1200_ITLB_TAGW+1                     // +1 because of V bit
1171
`define OR1200_ITLBTRW          32-`OR1200_IMMU_PS+3                    // +3 because of protection bits and CI
1172
 
1173 660 lampret
//
1174
// Cache inhibit while IMMU is not enabled/implemented
1175 735 lampret
// Note: all combinations that use icpu_adr_i cause async loop
1176 660 lampret
//
1177
// cache inhibited 0GB-4GB              1'b1
1178 735 lampret
// cache inhibited 0GB-2GB              !icpu_adr_i[31]
1179
// cache inhibited 0GB-1GB 2GB-3GB      !icpu_adr_i[30]
1180
// cache inhibited 1GB-2GB 3GB-4GB      icpu_adr_i[30]
1181
// cache inhibited 2GB-4GB (default)    icpu_adr_i[31]
1182 660 lampret
// cached 0GB-4GB                       1'b0
1183
//
1184 735 lampret
`define OR1200_IMMU_CI                  1'b0
1185 504 lampret
 
1186 660 lampret
 
1187 504 lampret
/////////////////////////////////////////////////
1188
//
1189
// Insn cache (IC)
1190
//
1191
 
1192
// 3 for 8 bytes, 4 for 16 bytes etc
1193
`define OR1200_ICLS             4
1194
 
1195
//
1196
// IC configurations
1197
//
1198
`ifdef OR1200_IC_1W_4KB
1199
`define OR1200_ICSIZE                   12                      // 4096
1200
`define OR1200_ICINDX                   `OR1200_ICSIZE-2        // 10
1201
`define OR1200_ICINDXH                  `OR1200_ICSIZE-1        // 11
1202
`define OR1200_ICTAGL                   `OR1200_ICINDXH+1       // 12
1203
`define OR1200_ICTAG                    `OR1200_ICSIZE-`OR1200_ICLS     // 8
1204
`define OR1200_ICTAG_W                  21
1205
`endif
1206
`ifdef OR1200_IC_1W_8KB
1207
`define OR1200_ICSIZE                   13                      // 8192
1208
`define OR1200_ICINDX                   `OR1200_ICSIZE-2        // 11
1209
`define OR1200_ICINDXH                  `OR1200_ICSIZE-1        // 12
1210
`define OR1200_ICTAGL                   `OR1200_ICINDXH+1       // 13
1211
`define OR1200_ICTAG                    `OR1200_ICSIZE-`OR1200_ICLS     // 9
1212
`define OR1200_ICTAG_W                  20
1213
`endif
1214
 
1215
 
1216
/////////////////////////////////////////////////
1217
//
1218
// Data cache (DC)
1219
//
1220
 
1221
// 3 for 8 bytes, 4 for 16 bytes etc
1222
`define OR1200_DCLS             4
1223
 
1224 636 lampret
// Define to perform store refill (potential performance penalty)
1225
// `define OR1200_DC_STORE_REFILL
1226
 
1227 504 lampret
//
1228
// DC configurations
1229
//
1230
`ifdef OR1200_DC_1W_4KB
1231
`define OR1200_DCSIZE                   12                      // 4096
1232
`define OR1200_DCINDX                   `OR1200_DCSIZE-2        // 10
1233
`define OR1200_DCINDXH                  `OR1200_DCSIZE-1        // 11
1234
`define OR1200_DCTAGL                   `OR1200_DCINDXH+1       // 12
1235
`define OR1200_DCTAG                    `OR1200_DCSIZE-`OR1200_DCLS     // 8
1236
`define OR1200_DCTAG_W                  21
1237
`endif
1238
`ifdef OR1200_DC_1W_8KB
1239
`define OR1200_DCSIZE                   13                      // 8192
1240
`define OR1200_DCINDX                   `OR1200_DCSIZE-2        // 11
1241
`define OR1200_DCINDXH                  `OR1200_DCSIZE-1        // 12
1242
`define OR1200_DCTAGL                   `OR1200_DCINDXH+1       // 13
1243
`define OR1200_DCTAG                    `OR1200_DCSIZE-`OR1200_DCLS     // 9
1244
`define OR1200_DCTAG_W                  20
1245
`endif
1246 994 lampret
 
1247
/////////////////////////////////////////////////
1248
//
1249
// Store buffer (SB)
1250
//
1251
 
1252
//
1253
// Store buffer
1254
//
1255
// It will improve performance by "caching" CPU stores
1256
// using store buffer. This is most important for function
1257
// prologues because DC can only work in write though mode
1258
// and all stores would have to complete external WB writes
1259
// to memory.
1260
// Store buffer is between DC and data BIU.
1261
// All stores will be stored into store buffer and immediately
1262
// completed by the CPU, even though actual external writes
1263
// will be performed later. As a consequence store buffer masks
1264
// all data bus errors related to stores (data bus errors
1265
// related to loads are delivered normally).
1266
// All pending CPU loads will wait until store buffer is empty to
1267
// ensure strict memory model. Right now this is necessary because
1268
// we don't make destinction between cached and cache inhibited
1269
// address space, so we simply empty store buffer until loads
1270
// can begin.
1271
//
1272
// It makes design a bit bigger, depending what is the number of
1273
// entries in SB FIFO. Number of entries can be changed further
1274
// down.
1275
//
1276
//`define OR1200_SB_IMPLEMENTED
1277
 
1278
//
1279
// Number of store buffer entries
1280
//
1281
// Verified number of entries are 4 and 8 entries
1282
// (2 and 3 for OR1200_SB_LOG). OR1200_SB_ENTRIES must
1283
// always match 2**OR1200_SB_LOG.
1284
// To disable store buffer, undefine
1285
// OR1200_SB_IMPLEMENTED.
1286
//
1287
`define OR1200_SB_LOG           2       // 2 or 3
1288
`define OR1200_SB_ENTRIES       4       // 4 or 8
1289 1023 lampret
 
1290
 
1291 1171 lampret
/////////////////////////////////////////////////
1292
//
1293
// Quick Embedded Memory (QMEM)
1294
//
1295
 
1296
//
1297
// Quick Embedded Memory
1298
//
1299
// Instantiation of dedicated insn/data memory (RAM or ROM).
1300
// Insn fetch has effective throughput 1insn / clock cycle.
1301
// Data load takes two clock cycles / access, data store
1302
// takes 1 clock cycle / access (if there is no insn fetch)).
1303
// Memory instantiation is shared between insn and data,
1304
// meaning if insn fetch are performed, data load/store
1305
// performance will be lower.
1306
//
1307
// Main reason for QMEM is to put some time critical functions
1308
// into this memory and to have predictable and fast access
1309
// to these functions. (soft fpu, context switch, exception
1310
// handlers, stack, etc)
1311
//
1312
// It makes design a bit bigger and slower. QMEM sits behind
1313
// IMMU/DMMU so all addresses are physical (so the MMUs can be
1314
// used with QMEM and QMEM is seen by the CPU just like any other
1315
// memory in the system). IC/DC are sitting behind QMEM so the
1316
// whole design timing might be worse with QMEM implemented.
1317
//
1318 1207 lampret
`define OR1200_QMEM_IMPLEMENTED
1319 1171 lampret
 
1320
//
1321
// Base address and mask of QMEM
1322
//
1323
// Base address defines first address of QMEM. Mask defines
1324
// QMEM range in address space. Actual size of QMEM is however
1325
// determined with instantiated RAM/ROM. However bigger
1326
// mask will reserve more address space for QMEM, but also
1327
// make design faster, while more tight mask will take
1328
// less address space but also make design slower. If
1329
// instantiated RAM/ROM is smaller than space reserved with
1330
// the mask, instatiated RAM/ROM will also be shadowed
1331
// at higher addresses in reserved space.
1332
//
1333
`define OR1200_QMEM_ADDR        32'h0080_0000
1334
`define OR1200_QMEM_MASK        32'hfff0_0000   // Max QMEM size 1MB
1335
 
1336
 
1337 1023 lampret
/////////////////////////////////////////////////////
1338
//
1339
// VR, UPR and Configuration Registers
1340
//
1341
//
1342
// VR, UPR and configuration registers are optional. If 
1343
// implemented, operating system can automatically figure
1344
// out how to use the processor because it knows 
1345
// what units are available in the processor and how they
1346
// are configured.
1347
//
1348
// This section must be last in or1200_defines.v file so
1349
// that all units are already configured and thus
1350
// configuration registers are properly set.
1351
// 
1352
 
1353
// Define if you want configuration registers implemented
1354
`define OR1200_CFGR_IMPLEMENTED
1355
 
1356
// Define if you want full address decode inside SYS group
1357
`define OR1200_SYS_FULL_DECODE
1358
 
1359
// Offsets of VR, UPR and CFGR registers
1360
`define OR1200_SPRGRP_SYS_VR            4'h0
1361
`define OR1200_SPRGRP_SYS_UPR           4'h1
1362
`define OR1200_SPRGRP_SYS_CPUCFGR       4'h2
1363
`define OR1200_SPRGRP_SYS_DMMUCFGR      4'h3
1364
`define OR1200_SPRGRP_SYS_IMMUCFGR      4'h4
1365
`define OR1200_SPRGRP_SYS_DCCFGR        4'h5
1366
`define OR1200_SPRGRP_SYS_ICCFGR        4'h6
1367
`define OR1200_SPRGRP_SYS_DCFGR 4'h7
1368
 
1369
// VR fields
1370
`define OR1200_VR_REV_BITS              5:0
1371
`define OR1200_VR_RES1_BITS             15:6
1372
`define OR1200_VR_CFG_BITS              23:16
1373
`define OR1200_VR_VER_BITS              31:24
1374
 
1375
// VR values
1376
`define OR1200_VR_REV                   6'h00
1377
`define OR1200_VR_RES1                  10'h000
1378
`define OR1200_VR_CFG                   8'h00
1379
`define OR1200_VR_VER                   8'h12
1380
 
1381
// UPR fields
1382
`define OR1200_UPR_UP_BITS              0
1383
`define OR1200_UPR_DCP_BITS             1
1384
`define OR1200_UPR_ICP_BITS             2
1385
`define OR1200_UPR_DMP_BITS             3
1386
`define OR1200_UPR_IMP_BITS             4
1387
`define OR1200_UPR_MP_BITS              5
1388
`define OR1200_UPR_DUP_BITS             6
1389
`define OR1200_UPR_PCUP_BITS            7
1390
`define OR1200_UPR_PMP_BITS             8
1391
`define OR1200_UPR_PICP_BITS            9
1392
`define OR1200_UPR_TTP_BITS             10
1393
`define OR1200_UPR_RES1_BITS            23:11
1394
`define OR1200_UPR_CUP_BITS             31:24
1395
 
1396
// UPR values
1397
`define OR1200_UPR_UP                   1'b1
1398
`ifdef OR1200_NO_DC
1399
`define OR1200_UPR_DCP                  1'b0
1400
`else
1401
`define OR1200_UPR_DCP                  1'b1
1402
`endif
1403
`ifdef OR1200_NO_IC
1404
`define OR1200_UPR_ICP                  1'b0
1405
`else
1406
`define OR1200_UPR_ICP                  1'b1
1407
`endif
1408
`ifdef OR1200_NO_DMMU
1409
`define OR1200_UPR_DMP                  1'b0
1410
`else
1411
`define OR1200_UPR_DMP                  1'b1
1412
`endif
1413
`ifdef OR1200_NO_IMMU
1414
`define OR1200_UPR_IMP                  1'b0
1415
`else
1416
`define OR1200_UPR_IMP                  1'b1
1417
`endif
1418
`define OR1200_UPR_MP                   1'b1    // MAC always present
1419
`ifdef OR1200_DU_IMPLEMENTED
1420
`define OR1200_UPR_DUP                  1'b1
1421
`else
1422
`define OR1200_UPR_DUP                  1'b0
1423
`endif
1424
`define OR1200_UPR_PCUP                 1'b0    // Performance counters not present
1425
`ifdef OR1200_DU_IMPLEMENTED
1426
`define OR1200_UPR_PMP                  1'b1
1427
`else
1428
`define OR1200_UPR_PMP                  1'b0
1429
`endif
1430
`ifdef OR1200_DU_IMPLEMENTED
1431
`define OR1200_UPR_PICP                 1'b1
1432
`else
1433
`define OR1200_UPR_PICP                 1'b0
1434
`endif
1435
`ifdef OR1200_DU_IMPLEMENTED
1436
`define OR1200_UPR_TTP                  1'b1
1437
`else
1438
`define OR1200_UPR_TTP                  1'b0
1439
`endif
1440
`define OR1200_UPR_RES1                 13'h0000
1441
`define OR1200_UPR_CUP                  8'h00
1442
 
1443
// CPUCFGR fields
1444
`define OR1200_CPUCFGR_NSGF_BITS        3:0
1445
`define OR1200_CPUCFGR_HGF_BITS 4
1446
`define OR1200_CPUCFGR_OB32S_BITS       5
1447
`define OR1200_CPUCFGR_OB64S_BITS       6
1448
`define OR1200_CPUCFGR_OF32S_BITS       7
1449
`define OR1200_CPUCFGR_OF64S_BITS       8
1450
`define OR1200_CPUCFGR_OV64S_BITS       9
1451
`define OR1200_CPUCFGR_RES1_BITS        31:10
1452
 
1453
// CPUCFGR values
1454
`define OR1200_CPUCFGR_NSGF             4'h0
1455
`define OR1200_CPUCFGR_HGF              1'b0
1456
`define OR1200_CPUCFGR_OB32S            1'b1
1457
`define OR1200_CPUCFGR_OB64S            1'b0
1458
`define OR1200_CPUCFGR_OF32S            1'b0
1459
`define OR1200_CPUCFGR_OF64S            1'b0
1460
`define OR1200_CPUCFGR_OV64S            1'b0
1461
`define OR1200_CPUCFGR_RES1             22'h000000
1462
 
1463
// DMMUCFGR fields
1464
`define OR1200_DMMUCFGR_NTW_BITS        1:0
1465
`define OR1200_DMMUCFGR_NTS_BITS        4:2
1466
`define OR1200_DMMUCFGR_NAE_BITS        7:5
1467
`define OR1200_DMMUCFGR_CRI_BITS        8
1468
`define OR1200_DMMUCFGR_PRI_BITS        9
1469
`define OR1200_DMMUCFGR_TEIRI_BITS      10
1470
`define OR1200_DMMUCFGR_HTR_BITS        11
1471
`define OR1200_DMMUCFGR_RES1_BITS       31:12
1472
 
1473
// DMMUCFGR values
1474
`ifdef OR1200_NO_DMMU
1475
`define OR1200_DMMUCFGR_NTW             2'h0    // Irrelevant
1476
`define OR1200_DMMUCFGR_NTS             3'h0    // Irrelevant
1477
`define OR1200_DMMUCFGR_NAE             3'h0    // Irrelevant
1478
`define OR1200_DMMUCFGR_CRI             1'b0    // Irrelevant
1479
`define OR1200_DMMUCFGR_PRI             1'b0    // Irrelevant
1480
`define OR1200_DMMUCFGR_TEIRI           1'b0    // Irrelevant
1481
`define OR1200_DMMUCFGR_HTR             1'b0    // Irrelevant
1482
`define OR1200_DMMUCFGR_RES1            20'h00000
1483
`else
1484
`define OR1200_DMMUCFGR_NTW             2'h0    // 1 TLB way
1485
`define OR1200_DMMUCFGR_NTS 3'h`OR1200_DTLB_INDXW       // Num TLB sets
1486
`define OR1200_DMMUCFGR_NAE             3'h0    // No ATB entries
1487
`define OR1200_DMMUCFGR_CRI             1'b0    // No control register
1488
`define OR1200_DMMUCFGR_PRI             1'b0    // No protection reg
1489
`define OR1200_DMMUCFGR_TEIRI           1'b1    // TLB entry inv reg impl.
1490
`define OR1200_DMMUCFGR_HTR             1'b0    // No HW TLB reload
1491
`define OR1200_DMMUCFGR_RES1            20'h00000
1492
`endif
1493
 
1494
// IMMUCFGR fields
1495
`define OR1200_IMMUCFGR_NTW_BITS        1:0
1496
`define OR1200_IMMUCFGR_NTS_BITS        4:2
1497
`define OR1200_IMMUCFGR_NAE_BITS        7:5
1498
`define OR1200_IMMUCFGR_CRI_BITS        8
1499
`define OR1200_IMMUCFGR_PRI_BITS        9
1500
`define OR1200_IMMUCFGR_TEIRI_BITS      10
1501
`define OR1200_IMMUCFGR_HTR_BITS        11
1502
`define OR1200_IMMUCFGR_RES1_BITS       31:12
1503
 
1504
// IMMUCFGR values
1505
`ifdef OR1200_NO_IMMU
1506
`define OR1200_IMMUCFGR_NTW             2'h0    // Irrelevant
1507
`define OR1200_IMMUCFGR_NTS             3'h0    // Irrelevant
1508
`define OR1200_IMMUCFGR_NAE             3'h0    // Irrelevant
1509
`define OR1200_IMMUCFGR_CRI             1'b0    // Irrelevant
1510
`define OR1200_IMMUCFGR_PRI             1'b0    // Irrelevant
1511
`define OR1200_IMMUCFGR_TEIRI           1'b0    // Irrelevant
1512
`define OR1200_IMMUCFGR_HTR             1'b0    // Irrelevant
1513
`define OR1200_IMMUCFGR_RES1            20'h00000
1514
`else
1515
`define OR1200_IMMUCFGR_NTW             2'h0    // 1 TLB way
1516
`define OR1200_IMMUCFGR_NTS 3'h`OR1200_ITLB_INDXW       // Num TLB sets
1517
`define OR1200_IMMUCFGR_NAE             3'h0    // No ATB entry
1518
`define OR1200_IMMUCFGR_CRI             1'b0    // No control reg
1519
`define OR1200_IMMUCFGR_PRI             1'b0    // No protection reg
1520
`define OR1200_IMMUCFGR_TEIRI           1'b1    // TLB entry inv reg impl
1521
`define OR1200_IMMUCFGR_HTR             1'b0    // No HW TLB reload
1522
`define OR1200_IMMUCFGR_RES1            20'h00000
1523
`endif
1524
 
1525
// DCCFGR fields
1526
`define OR1200_DCCFGR_NCW_BITS          2:0
1527
`define OR1200_DCCFGR_NCS_BITS          6:3
1528
`define OR1200_DCCFGR_CBS_BITS          7
1529
`define OR1200_DCCFGR_CWS_BITS          8
1530
`define OR1200_DCCFGR_CCRI_BITS         9
1531
`define OR1200_DCCFGR_CBIRI_BITS        10
1532
`define OR1200_DCCFGR_CBPRI_BITS        11
1533
`define OR1200_DCCFGR_CBLRI_BITS        12
1534
`define OR1200_DCCFGR_CBFRI_BITS        13
1535
`define OR1200_DCCFGR_CBWBRI_BITS       14
1536
`define OR1200_DCCFGR_RES1_BITS 31:15
1537
 
1538
// DCCFGR values
1539
`ifdef OR1200_NO_DC
1540
`define OR1200_DCCFGR_NCW               3'h0    // Irrelevant
1541
`define OR1200_DCCFGR_NCS               4'h0    // Irrelevant
1542
`define OR1200_DCCFGR_CBS               1'b0    // Irrelevant
1543
`define OR1200_DCCFGR_CWS               1'b0    // Irrelevant
1544
`define OR1200_DCCFGR_CCRI              1'b1    // Irrelevant
1545
`define OR1200_DCCFGR_CBIRI             1'b1    // Irrelevant
1546
`define OR1200_DCCFGR_CBPRI             1'b0    // Irrelevant
1547
`define OR1200_DCCFGR_CBLRI             1'b0    // Irrelevant
1548
`define OR1200_DCCFGR_CBFRI             1'b1    // Irrelevant
1549
`define OR1200_DCCFGR_CBWBRI            1'b0    // Irrelevant
1550
`define OR1200_DCCFGR_RES1              17'h00000
1551
`else
1552
`define OR1200_DCCFGR_NCW               3'h0    // 1 cache way
1553
`define OR1200_DCCFGR_NCS (`OR1200_DCTAG)       // Num cache sets
1554
`define OR1200_DCCFGR_CBS (`OR1200_DCLS-4)      // 16 byte cache block
1555
`define OR1200_DCCFGR_CWS               1'b0    // Write-through strategy
1556
`define OR1200_DCCFGR_CCRI              1'b1    // Cache control reg impl.
1557
`define OR1200_DCCFGR_CBIRI             1'b1    // Cache block inv reg impl.
1558
`define OR1200_DCCFGR_CBPRI             1'b0    // Cache block prefetch reg not impl.
1559
`define OR1200_DCCFGR_CBLRI             1'b0    // Cache block lock reg not impl.
1560
`define OR1200_DCCFGR_CBFRI             1'b1    // Cache block flush reg impl.
1561
`define OR1200_DCCFGR_CBWBRI            1'b0    // Cache block WB reg not impl.
1562
`define OR1200_DCCFGR_RES1              17'h00000
1563
`endif
1564
 
1565
// ICCFGR fields
1566
`define OR1200_ICCFGR_NCW_BITS          2:0
1567
`define OR1200_ICCFGR_NCS_BITS          6:3
1568
`define OR1200_ICCFGR_CBS_BITS          7
1569
`define OR1200_ICCFGR_CWS_BITS          8
1570
`define OR1200_ICCFGR_CCRI_BITS         9
1571
`define OR1200_ICCFGR_CBIRI_BITS        10
1572
`define OR1200_ICCFGR_CBPRI_BITS        11
1573
`define OR1200_ICCFGR_CBLRI_BITS        12
1574
`define OR1200_ICCFGR_CBFRI_BITS        13
1575
`define OR1200_ICCFGR_CBWBRI_BITS       14
1576
`define OR1200_ICCFGR_RES1_BITS 31:15
1577
 
1578
// ICCFGR values
1579
`ifdef OR1200_NO_IC
1580
`define OR1200_ICCFGR_NCW               3'h0    // Irrelevant
1581
`define OR1200_ICCFGR_NCS               4'h0    // Irrelevant
1582
`define OR1200_ICCFGR_CBS               1'b0    // Irrelevant
1583
`define OR1200_ICCFGR_CWS               1'b0    // Irrelevant
1584
`define OR1200_ICCFGR_CCRI              1'b0    // Irrelevant
1585
`define OR1200_ICCFGR_CBIRI             1'b0    // Irrelevant
1586
`define OR1200_ICCFGR_CBPRI             1'b0    // Irrelevant
1587
`define OR1200_ICCFGR_CBLRI             1'b0    // Irrelevant
1588
`define OR1200_ICCFGR_CBFRI             1'b0    // Irrelevant
1589
`define OR1200_ICCFGR_CBWBRI            1'b0    // Irrelevant
1590
`define OR1200_ICCFGR_RES1              17'h00000
1591
`else
1592
`define OR1200_ICCFGR_NCW               3'h0    // 1 cache way
1593
`define OR1200_ICCFGR_NCS (`OR1200_ICTAG)       // Num cache sets
1594
`define OR1200_ICCFGR_CBS (`OR1200_ICLS-4)      // 16 byte cache block
1595
`define OR1200_ICCFGR_CWS               1'b0    // Irrelevant
1596
`define OR1200_ICCFGR_CCRI              1'b1    // Cache control reg impl.
1597
`define OR1200_ICCFGR_CBIRI             1'b1    // Cache block inv reg impl.
1598
`define OR1200_ICCFGR_CBPRI             1'b0    // Cache block prefetch reg not impl.
1599
`define OR1200_ICCFGR_CBLRI             1'b0    // Cache block lock reg not impl.
1600
`define OR1200_ICCFGR_CBFRI             1'b1    // Cache block flush reg impl.
1601
`define OR1200_ICCFGR_CBWBRI            1'b0    // Irrelevant
1602
`define OR1200_ICCFGR_RES1              17'h00000
1603
`endif
1604
 
1605
// DCFGR fields
1606
`define OR1200_DCFGR_NDP_BITS           2:0
1607
`define OR1200_DCFGR_WPCI_BITS          3
1608
`define OR1200_DCFGR_RES1_BITS          31:4
1609
 
1610
// DCFGR values
1611
`define OR1200_DCFGR_NDP                3'h0    // Zero DVR/DCR pairs
1612
`define OR1200_DCFGR_WPCI               1'b0    // WP counters not impl.
1613
`define OR1200_DCFGR_RES1               28'h0000000

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.