OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_26/] [or1200/] [rtl/] [verilog/] [or1200_defines.v] - Blame information for rev 1765

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 504 lampret
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200's definitions                                        ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  Parameters of the OR1200 core                               ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - add parameters that are missing                          ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47 1252 lampret
// Revision 1.35.4.5  2004/01/15 06:46:38  markom
48
// interface to debug changed; no more opselect; stb-ack protocol
49
//
50 1226 markom
// Revision 1.35.4.4  2004/01/11 22:45:46  andreje
51
// Separate instruction and data QMEM decoders, QMEM acknowledge and byte-select added
52
//
53 1225 andreje
// Revision 1.35.4.3  2003/12/17 13:43:38  simons
54
// Exception prefix configuration changed.
55
//
56 1220 simons
// Revision 1.35.4.2  2003/12/05 00:05:03  lampret
57
// Static exception prefix.
58
//
59 1207 lampret
// Revision 1.35.4.1  2003/07/08 15:36:37  lampret
60
// Added embedded memory QMEM.
61
//
62 1171 lampret
// Revision 1.35  2003/04/24 00:16:07  lampret
63
// No functional changes. Added defines to disable implementation of multiplier/MAC
64
//
65 1159 lampret
// Revision 1.34  2003/04/20 22:23:57  lampret
66
// No functional change. Only added customization for exception vectors.
67
//
68 1155 lampret
// Revision 1.33  2003/04/07 20:56:07  lampret
69
// Fixed OR1200_CLKDIV_x_SUPPORTED defines. Better description.
70
//
71 1139 lampret
// Revision 1.32  2003/04/07 01:26:57  lampret
72
// RFRAM defines comments updated. Altera LPM option added.
73
//
74 1132 lampret
// Revision 1.31  2002/12/08 08:57:56  lampret
75
// Added optional support for WB B3 specification (xwb_cti_o, xwb_bte_o). Made xwb_cab_o optional.
76
//
77 1104 lampret
// Revision 1.30  2002/10/28 15:09:22  mohor
78
// Previous check-in was done by mistake.
79
//
80 1078 mohor
// Revision 1.29  2002/10/28 15:03:50  mohor
81
// Signal scanb_sen renamed to scanb_en.
82 1077 mohor
//
83
// Revision 1.28  2002/10/17 20:04:40  lampret
84
// Added BIST scan. Special VS RAMs need to be used to implement BIST.
85
//
86 1063 lampret
// Revision 1.27  2002/09/16 03:13:23  lampret
87
// Removed obsolete comment.
88
//
89 1055 lampret
// Revision 1.26  2002/09/08 05:52:16  lampret
90
// Added optional l.div/l.divu insns. By default they are disabled.
91
//
92 1035 lampret
// Revision 1.25  2002/09/07 19:16:10  lampret
93
// If SR[CY] implemented with OR1200_IMPL_ADDC enabled, l.add/l.addi also set SR[CY].
94
//
95 1033 lampret
// Revision 1.24  2002/09/07 05:42:02  lampret
96
// Added optional SR[CY]. Added define to enable additional (compare) flag modifiers. Defines are OR1200_IMPL_ADDC and OR1200_ADDITIONAL_FLAG_MODIFIERS.
97
//
98 1032 lampret
// Revision 1.23  2002/09/04 00:50:34  lampret
99
// Now most of the configuration registers are updatded automatically based on defines in or1200_defines.v.
100
//
101 1023 lampret
// Revision 1.22  2002/09/03 22:28:21  lampret
102
// As per Taylor Su suggestion all case blocks are full case by default and optionally (OR1200_CASE_DEFAULT) can be disabled to increase clock frequncy.
103
//
104 1022 lampret
// Revision 1.21  2002/08/22 02:18:55  lampret
105
// Store buffer has been tested and it works. BY default it is still disabled until uClinux confirms correct operation on FPGA board.
106
//
107 994 lampret
// Revision 1.20  2002/08/18 21:59:45  lampret
108
// Disable SB until it is tested
109
//
110 984 lampret
// Revision 1.19  2002/08/18 19:53:08  lampret
111
// Added store buffer.
112
//
113 977 lampret
// Revision 1.18  2002/08/15 06:04:11  lampret
114
// Fixed Xilinx trace buffer address. REported by Taylor Su.
115
//
116 962 lampret
// Revision 1.17  2002/08/12 05:31:44  lampret
117
// Added OR1200_WB_RETRY. Moved WB registered outsputs / samples inputs into lower section.
118
//
119 944 lampret
// Revision 1.16  2002/07/14 22:17:17  lampret
120
// Added simple trace buffer [only for Xilinx Virtex target]. Fixed instruction fetch abort when new exception is recognized.
121
//
122 895 lampret
// Revision 1.15  2002/06/08 16:20:21  lampret
123
// Added defines for enabling generic FF based memory macro for register file.
124
//
125 870 lampret
// Revision 1.14  2002/03/29 16:24:06  lampret
126
// Changed comment about synopsys to _synopsys_ because synthesis was complaining about unknown directives
127
//
128 790 lampret
// Revision 1.13  2002/03/29 15:16:55  lampret
129
// Some of the warnings fixed.
130
//
131 788 lampret
// Revision 1.12  2002/03/28 19:25:42  lampret
132
// Added second type of Virtual Silicon two-port SRAM (for register file). Changed defines for VS STP RAMs.
133
//
134 778 lampret
// Revision 1.11  2002/03/28 19:13:17  lampret
135
// Updated defines.
136
//
137 776 lampret
// Revision 1.10  2002/03/14 00:30:24  lampret
138
// Added alternative for critical path in DU.
139
//
140 737 lampret
// Revision 1.9  2002/03/11 01:26:26  lampret
141
// Fixed async loop. Changed multiplier type for ASIC.
142
//
143 735 lampret
// Revision 1.8  2002/02/11 04:33:17  lampret
144
// Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr.
145
//
146 660 lampret
// Revision 1.7  2002/02/01 19:56:54  lampret
147
// Fixed combinational loops.
148
//
149 636 lampret
// Revision 1.6  2002/01/19 14:10:22  lampret
150
// Fixed OR1200_XILINX_RAM32X1D.
151
//
152 597 lampret
// Revision 1.5  2002/01/18 07:56:00  lampret
153
// No more low/high priority interrupts (PICPR removed). Added tick timer exception. Added exception prefix (SR[EPH]). Fixed single-step bug whenreading NPC.
154
//
155 589 lampret
// Revision 1.4  2002/01/14 09:44:12  lampret
156
// Default ASIC configuration does not sample WB inputs.
157
//
158 569 lampret
// Revision 1.3  2002/01/08 00:51:08  lampret
159
// Fixed typo. OR1200_REGISTERED_OUTPUTS was not defined. Should be.
160
//
161 536 lampret
// Revision 1.2  2002/01/03 21:23:03  lampret
162
// Uncommented OR1200_REGISTERED_OUTPUTS for FPGA target.
163
//
164 512 lampret
// Revision 1.1  2002/01/03 08:16:15  lampret
165
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
166
//
167 504 lampret
// Revision 1.20  2001/12/04 05:02:36  lampret
168
// Added OR1200_GENERIC_MULTP2_32X32 and OR1200_ASIC_MULTP2_32X32
169
//
170
// Revision 1.19  2001/11/27 19:46:57  lampret
171
// Now FPGA and ASIC target are separate.
172
//
173
// Revision 1.18  2001/11/23 21:42:31  simons
174
// Program counter divided to PPC and NPC.
175
//
176
// Revision 1.17  2001/11/23 08:38:51  lampret
177
// Changed DSR/DRR behavior and exception detection.
178
//
179
// Revision 1.16  2001/11/20 21:30:38  lampret
180
// Added OR1200_REGISTERED_INPUTS.
181
//
182
// Revision 1.15  2001/11/19 14:29:48  simons
183
// Cashes disabled.
184
//
185
// Revision 1.14  2001/11/13 10:02:21  lampret
186
// Added 'setpc'. Renamed some signals (except_flushpipe into flushpipe etc)
187
//
188
// Revision 1.13  2001/11/12 01:45:40  lampret
189
// Moved flag bit into SR. Changed RF enable from constant enable to dynamic enable for read ports.
190
//
191
// Revision 1.12  2001/11/10 03:43:57  lampret
192
// Fixed exceptions.
193
//
194
// Revision 1.11  2001/11/02 18:57:14  lampret
195
// Modified virtual silicon instantiations.
196
//
197
// Revision 1.10  2001/10/21 17:57:16  lampret
198
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
199
//
200
// Revision 1.9  2001/10/19 23:28:46  lampret
201
// Fixed some synthesis warnings. Configured with caches and MMUs.
202
//
203
// Revision 1.8  2001/10/14 13:12:09  lampret
204
// MP3 version.
205
//
206
// Revision 1.1.1.1  2001/10/06 10:18:36  igorm
207
// no message
208
//
209
// Revision 1.3  2001/08/17 08:01:19  lampret
210
// IC enable/disable.
211
//
212
// Revision 1.2  2001/08/13 03:36:20  lampret
213
// Added cfg regs. Moved all defines into one defines.v file. More cleanup.
214
//
215
// Revision 1.1  2001/08/09 13:39:33  lampret
216
// Major clean-up.
217
//
218
// Revision 1.2  2001/07/22 03:31:54  lampret
219
// Fixed RAM's oen bug. Cache bypass under development.
220
//
221
// Revision 1.1  2001/07/20 00:46:03  lampret
222
// Development version of RTL. Libraries are missing.
223
//
224
//
225
 
226
//
227
// Dump VCD
228
//
229
//`define OR1200_VCD_DUMP
230
 
231
//
232
// Generate debug messages during simulation
233
//
234
//`define OR1200_VERBOSE
235
 
236 1078 mohor
//  `define OR1200_ASIC
237 504 lampret
////////////////////////////////////////////////////////
238
//
239
// Typical configuration for an ASIC
240
//
241
`ifdef OR1200_ASIC
242
 
243
//
244
// Target ASIC memories
245
//
246
//`define OR1200_ARTISAN_SSP
247
//`define OR1200_ARTISAN_SDP
248
//`define OR1200_ARTISAN_STP
249
`define OR1200_VIRTUALSILICON_SSP
250 1077 mohor
//`define OR1200_VIRTUALSILICON_STP_T1
251 778 lampret
//`define OR1200_VIRTUALSILICON_STP_T2
252 504 lampret
 
253
//
254
// Do not implement Data cache
255
//
256
//`define OR1200_NO_DC
257
 
258
//
259
// Do not implement Insn cache
260
//
261
//`define OR1200_NO_IC
262
 
263
//
264
// Do not implement Data MMU
265
//
266
//`define OR1200_NO_DMMU
267
 
268
//
269
// Do not implement Insn MMU
270
//
271
//`define OR1200_NO_IMMU
272
 
273
//
274 944 lampret
// Select between ASIC optimized and generic multiplier
275 504 lampret
//
276 735 lampret
//`define OR1200_ASIC_MULTP2_32X32
277
`define OR1200_GENERIC_MULTP2_32X32
278 504 lampret
 
279
//
280
// Size/type of insn/data cache if implemented
281
//
282
// `define OR1200_IC_1W_4KB
283
`define OR1200_IC_1W_8KB
284
// `define OR1200_DC_1W_4KB
285
`define OR1200_DC_1W_8KB
286
 
287
`else
288
 
289
 
290
/////////////////////////////////////////////////////////
291
//
292
// Typical configuration for an FPGA
293
//
294
 
295
//
296
// Target FPGA memories
297
//
298 1132 lampret
//`define OR1200_ALTERA_LPM
299 504 lampret
`define OR1200_XILINX_RAMB4
300 776 lampret
//`define OR1200_XILINX_RAM32X1D
301 895 lampret
//`define OR1200_USE_RAM16X1D_FOR_RAM32X1D
302 504 lampret
 
303
//
304
// Do not implement Data cache
305
//
306
//`define OR1200_NO_DC
307
 
308
//
309
// Do not implement Insn cache
310
//
311
//`define OR1200_NO_IC
312
 
313
//
314
// Do not implement Data MMU
315
//
316
//`define OR1200_NO_DMMU
317
 
318
//
319
// Do not implement Insn MMU
320
//
321
//`define OR1200_NO_IMMU
322
 
323
//
324 944 lampret
// Select between ASIC and generic multiplier
325 504 lampret
//
326 944 lampret
// (Generic seems to trigger a bug in the Cadence Ncsim simulator)
327 504 lampret
//
328
//`define OR1200_ASIC_MULTP2_32X32
329
`define OR1200_GENERIC_MULTP2_32X32
330
 
331
//
332
// Size/type of insn/data cache if implemented
333
// (consider available FPGA memory resources)
334
//
335
`define OR1200_IC_1W_4KB
336
//`define OR1200_IC_1W_8KB
337
`define OR1200_DC_1W_4KB
338
//`define OR1200_DC_1W_8KB
339
 
340
`endif
341
 
342
 
343
//////////////////////////////////////////////////////////
344
//
345
// Do not change below unless you know what you are doing
346
//
347
 
348 788 lampret
//
349 1063 lampret
// Enable RAM BIST
350
//
351
// At the moment this only works for Virtual Silicon
352
// single port RAMs. For other RAMs it has not effect.
353
// Special wrapper for VS RAMs needs to be provided
354
// with scan flops to facilitate bist scan.
355
//
356 1078 mohor
//`define OR1200_BIST
357 1063 lampret
 
358
//
359 944 lampret
// Register OR1200 WISHBONE outputs
360
// (must be defined/enabled)
361
//
362
`define OR1200_REGISTERED_OUTPUTS
363
 
364
//
365
// Register OR1200 WISHBONE inputs
366
//
367
// (must be undefined/disabled)
368
//
369
//`define OR1200_REGISTERED_INPUTS
370
 
371
//
372 895 lampret
// Disable bursts if they are not supported by the
373
// memory subsystem (only affect cache line fill)
374
//
375
//`define OR1200_NO_BURSTS
376
//
377
 
378
//
379 944 lampret
// WISHBONE retry counter range
380
//
381
// 2^value range for retry counter. Retry counter
382
// is activated whenever *wb_rty_i is asserted and
383
// until retry counter expires, corresponding
384
// WISHBONE interface is deactivated.
385
//
386
// To disable retry counters and *wb_rty_i all together,
387
// undefine this macro.
388
//
389
//`define OR1200_WB_RETRY 7
390
 
391
//
392 1104 lampret
// WISHBONE Consecutive Address Burst
393
//
394
// This was used prior to WISHBONE B3 specification
395
// to identify bursts. It is no longer needed but
396
// remains enabled for compatibility with old designs.
397
//
398
// To remove *wb_cab_o ports undefine this macro.
399
//
400
`define OR1200_WB_CAB
401
 
402
//
403
// WISHBONE B3 compatible interface
404
//
405
// This follows the WISHBONE B3 specification.
406
// It is not enabled by default because most
407
// designs still don't use WB b3.
408
//
409
// To enable *wb_cti_o/*wb_bte_o ports,
410
// define this macro.
411
//
412
//`define OR1200_WB_B3
413
 
414
//
415 788 lampret
// Enable additional synthesis directives if using
416 790 lampret
// _Synopsys_ synthesis tool
417 788 lampret
//
418
//`define OR1200_ADDITIONAL_SYNOPSYS_DIRECTIVES
419
 
420
//
421 1022 lampret
// Enables default statement in some case blocks
422
// and disables Synopsys synthesis directive full_case
423
//
424
// By default it is enabled. When disabled it
425
// can increase clock frequency.
426
//
427
`define OR1200_CASE_DEFAULT
428
 
429
//
430 504 lampret
// Operand width / register file address width
431 788 lampret
//
432
// (DO NOT CHANGE)
433
//
434 504 lampret
`define OR1200_OPERAND_WIDTH            32
435
`define OR1200_REGFILE_ADDR_WIDTH       5
436
 
437
//
438 1032 lampret
// l.add/l.addi/l.and and optional l.addc/l.addic
439
// also set (compare) flag when result of their
440
// operation equals zero
441
//
442
// At the time of writing this, default or32
443
// C/C++ compiler doesn't generate code that
444
// would benefit from this optimization.
445
//
446
// By default this optimization is disabled to
447
// save area.
448
//
449
//`define OR1200_ADDITIONAL_FLAG_MODIFIERS
450
 
451
//
452
// Implement l.addc/l.addic instructions and SR[CY]
453
//
454
// At the time of writing this, or32
455
// C/C++ compiler doesn't generate l.addc/l.addic
456
// instructions. However or32 assembler
457
// can assemble code that uses l.addc/l.addic insns.
458
//
459
// By default implementation of l.addc/l.addic
460
// instructions and SR[CY] is disabled to save
461
// area.
462
//
463 1033 lampret
// [Because this define controles implementation
464
//  of SR[CY] write enable, if it is not enabled,
465
//  l.add/l.addi also don't set SR[CY].]
466
//
467 1032 lampret
//`define OR1200_IMPL_ADDC
468
 
469
//
470 1035 lampret
// Implement optional l.div/l.divu instructions
471
//
472
// By default divide instructions are not implemented
473
// to save area and increase clock frequency. or32 C/C++
474
// compiler can use soft library for division.
475
//
476 1159 lampret
// To implement divide, multiplier needs to be implemented.
477
//
478 1035 lampret
//`define OR1200_IMPL_DIV
479
 
480
//
481 504 lampret
// Implement rotate in the ALU
482
//
483 1032 lampret
// At the time of writing this, or32
484
// C/C++ compiler doesn't generate rotate
485
// instructions. However or32 assembler
486
// can assemble code that uses rotate insn.
487
// This means that rotate instructions
488
// must be used manually inserted.
489
//
490
// By default implementation of rotate
491
// is disabled to save area and increase
492
// clock frequency.
493
//
494 504 lampret
//`define OR1200_IMPL_ALU_ROTATE
495
 
496
//
497
// Type of ALU compare to implement
498
//
499 1032 lampret
// Try either one to find what yields
500
// higher clock frequencyin your case.
501
//
502 504 lampret
//`define OR1200_IMPL_ALU_COMP1
503
`define OR1200_IMPL_ALU_COMP2
504
 
505
//
506 1159 lampret
// Implement multiplier
507 504 lampret
//
508 1159 lampret
// By default multiplier is implemented
509
//
510
`define OR1200_MULT_IMPLEMENTED
511
 
512
//
513
// Implement multiply-and-accumulate
514
//
515
// By default MAC is implemented. To
516
// implement MAC, multiplier needs to be
517
// implemented.
518
//
519
`define OR1200_MAC_IMPLEMENTED
520
 
521
//
522
// Low power, slower multiplier
523
//
524
// Select between low-power (larger) multiplier
525
// and faster multiplier. The actual difference
526
// is only AND logic that prevents distribution
527
// of operands into the multiplier when instruction
528
// in execution is not multiply instruction
529
//
530 776 lampret
//`define OR1200_LOWPWR_MULT
531 504 lampret
 
532
//
533 1139 lampret
// Clock ratio RISC clock versus WB clock
534 504 lampret
//
535 1139 lampret
// If you plan to run WB:RISC clock fixed to 1:1, disable
536
// both defines
537 504 lampret
//
538 1139 lampret
// For WB:RISC 1:2 or 1:1, enable OR1200_CLKDIV_2_SUPPORTED
539
// and use clmode to set ratio
540
//
541
// For WB:RISC 1:4, 1:2 or 1:1, enable both defines and use
542
// clmode to set ratio
543
//
544 504 lampret
`define OR1200_CLKDIV_2_SUPPORTED
545 776 lampret
//`define OR1200_CLKDIV_4_SUPPORTED
546 504 lampret
 
547
//
548
// Type of register file RAM
549
//
550 1132 lampret
// Memory macro w/ two ports (see or1200_tpram_32x32.v)
551 504 lampret
// `define OR1200_RFRAM_TWOPORT
552 870 lampret
//
553 1132 lampret
// Memory macro dual port (see or1200_dpram_32x32.v)
554 870 lampret
`define OR1200_RFRAM_DUALPORT
555
//
556 1132 lampret
// Generic (flip-flop based) register file (see or1200_rfram_generic.v)
557
//`define OR1200_RFRAM_GENERIC
558 504 lampret
 
559
//
560 776 lampret
// Type of mem2reg aligner to implement.
561 504 lampret
//
562 776 lampret
// Once OR1200_IMPL_MEM2REG2 yielded faster
563
// circuit, however with today tools it will
564
// most probably give you slower circuit.
565
//
566
`define OR1200_IMPL_MEM2REG1
567
//`define OR1200_IMPL_MEM2REG2
568 504 lampret
 
569
//
570
// ALUOPs
571
//
572
`define OR1200_ALUOP_WIDTH      4
573 636 lampret
`define OR1200_ALUOP_NOP        4'd4
574 504 lampret
/* Order defined by arith insns that have two source operands both in regs
575
   (see binutils/include/opcode/or32.h) */
576
`define OR1200_ALUOP_ADD        4'd0
577
`define OR1200_ALUOP_ADDC       4'd1
578
`define OR1200_ALUOP_SUB        4'd2
579
`define OR1200_ALUOP_AND        4'd3
580 636 lampret
`define OR1200_ALUOP_OR         4'd4
581 504 lampret
`define OR1200_ALUOP_XOR        4'd5
582
`define OR1200_ALUOP_MUL        4'd6
583
`define OR1200_ALUOP_SHROT      4'd8
584
`define OR1200_ALUOP_DIV        4'd9
585
`define OR1200_ALUOP_DIVU       4'd10
586
/* Order not specifically defined. */
587
`define OR1200_ALUOP_IMM        4'd11
588
`define OR1200_ALUOP_MOVHI      4'd12
589
`define OR1200_ALUOP_COMP       4'd13
590
`define OR1200_ALUOP_MTSR       4'd14
591
`define OR1200_ALUOP_MFSR       4'd15
592
 
593
//
594
// MACOPs
595
//
596
`define OR1200_MACOP_WIDTH      2
597
`define OR1200_MACOP_NOP        2'b00
598
`define OR1200_MACOP_MAC        2'b01
599
`define OR1200_MACOP_MSB        2'b10
600
 
601
//
602
// Shift/rotate ops
603
//
604
`define OR1200_SHROTOP_WIDTH    2
605
`define OR1200_SHROTOP_NOP      2'd0
606
`define OR1200_SHROTOP_SLL      2'd0
607
`define OR1200_SHROTOP_SRL      2'd1
608
`define OR1200_SHROTOP_SRA      2'd2
609
`define OR1200_SHROTOP_ROR      2'd3
610
 
611
// Execution cycles per instruction
612
`define OR1200_MULTICYCLE_WIDTH 2
613
`define OR1200_ONE_CYCLE                2'd0
614
`define OR1200_TWO_CYCLES               2'd1
615
 
616
// Operand MUX selects
617
`define OR1200_SEL_WIDTH                2
618
`define OR1200_SEL_RF                   2'd0
619
`define OR1200_SEL_IMM                  2'd1
620
`define OR1200_SEL_EX_FORW              2'd2
621
`define OR1200_SEL_WB_FORW              2'd3
622
 
623
//
624
// BRANCHOPs
625
//
626
`define OR1200_BRANCHOP_WIDTH           3
627
`define OR1200_BRANCHOP_NOP             3'd0
628
`define OR1200_BRANCHOP_J               3'd1
629
`define OR1200_BRANCHOP_JR              3'd2
630
`define OR1200_BRANCHOP_BAL             3'd3
631
`define OR1200_BRANCHOP_BF              3'd4
632
`define OR1200_BRANCHOP_BNF             3'd5
633
`define OR1200_BRANCHOP_RFE             3'd6
634
 
635
//
636
// LSUOPs
637
//
638
// Bit 0: sign extend
639
// Bits 1-2: 00 doubleword, 01 byte, 10 halfword, 11 singleword
640
// Bit 3: 0 load, 1 store
641
`define OR1200_LSUOP_WIDTH              4
642
`define OR1200_LSUOP_NOP                4'b0000
643
`define OR1200_LSUOP_LBZ                4'b0010
644
`define OR1200_LSUOP_LBS                4'b0011
645
`define OR1200_LSUOP_LHZ                4'b0100
646
`define OR1200_LSUOP_LHS                4'b0101
647
`define OR1200_LSUOP_LWZ                4'b0110
648
`define OR1200_LSUOP_LWS                4'b0111
649
`define OR1200_LSUOP_LD         4'b0001
650
`define OR1200_LSUOP_SD         4'b1000
651
`define OR1200_LSUOP_SB         4'b1010
652
`define OR1200_LSUOP_SH         4'b1100
653
`define OR1200_LSUOP_SW         4'b1110
654
 
655
// FETCHOPs
656
`define OR1200_FETCHOP_WIDTH            1
657
`define OR1200_FETCHOP_NOP              1'b0
658
`define OR1200_FETCHOP_LW               1'b1
659
 
660
//
661
// Register File Write-Back OPs
662
//
663
// Bit 0: register file write enable
664
// Bits 2-1: write-back mux selects
665
`define OR1200_RFWBOP_WIDTH             3
666
`define OR1200_RFWBOP_NOP               3'b000
667
`define OR1200_RFWBOP_ALU               3'b001
668
`define OR1200_RFWBOP_LSU               3'b011
669
`define OR1200_RFWBOP_SPRS              3'b101
670
`define OR1200_RFWBOP_LR                3'b111
671
 
672
// Compare instructions
673
`define OR1200_COP_SFEQ       3'b000
674
`define OR1200_COP_SFNE       3'b001
675
`define OR1200_COP_SFGT       3'b010
676
`define OR1200_COP_SFGE       3'b011
677
`define OR1200_COP_SFLT       3'b100
678
`define OR1200_COP_SFLE       3'b101
679
`define OR1200_COP_X          3'b111
680
`define OR1200_SIGNED_COMPARE 'd3
681
`define OR1200_COMPOP_WIDTH     4
682
 
683
//
684
// TAGs for instruction bus
685
//
686
`define OR1200_ITAG_IDLE        4'h0    // idle bus
687
`define OR1200_ITAG_NI          4'h1    // normal insn
688
`define OR1200_ITAG_BE          4'hb    // Bus error exception
689
`define OR1200_ITAG_PE          4'hc    // Page fault exception
690
`define OR1200_ITAG_TE          4'hd    // TLB miss exception
691
 
692
//
693
// TAGs for data bus
694
//
695
`define OR1200_DTAG_IDLE        4'h0    // idle bus
696
`define OR1200_DTAG_ND          4'h1    // normal data
697
`define OR1200_DTAG_AE          4'ha    // Alignment exception
698
`define OR1200_DTAG_BE          4'hb    // Bus error exception
699
`define OR1200_DTAG_PE          4'hc    // Page fault exception
700
`define OR1200_DTAG_TE          4'hd    // TLB miss exception
701
 
702
 
703
//////////////////////////////////////////////
704
//
705
// ORBIS32 ISA specifics
706
//
707
 
708
// SHROT_OP position in machine word
709
`define OR1200_SHROTOP_POS              7:6
710
 
711
// ALU instructions multicycle field in machine word
712
`define OR1200_ALUMCYC_POS              9:8
713
 
714
//
715
// Instruction opcode groups (basic)
716
//
717
`define OR1200_OR32_J                 6'b000000
718
`define OR1200_OR32_JAL               6'b000001
719
`define OR1200_OR32_BNF               6'b000011
720
`define OR1200_OR32_BF                6'b000100
721
`define OR1200_OR32_NOP               6'b000101
722
`define OR1200_OR32_MOVHI             6'b000110
723
`define OR1200_OR32_XSYNC             6'b001000
724
`define OR1200_OR32_RFE               6'b001001
725
/* */
726
`define OR1200_OR32_JR                6'b010001
727
`define OR1200_OR32_JALR              6'b010010
728
`define OR1200_OR32_MACI              6'b010011
729
/* */
730
`define OR1200_OR32_LWZ               6'b100001
731
`define OR1200_OR32_LBZ               6'b100011
732
`define OR1200_OR32_LBS               6'b100100
733
`define OR1200_OR32_LHZ               6'b100101
734
`define OR1200_OR32_LHS               6'b100110
735
`define OR1200_OR32_ADDI              6'b100111
736
`define OR1200_OR32_ADDIC             6'b101000
737
`define OR1200_OR32_ANDI              6'b101001
738
`define OR1200_OR32_ORI               6'b101010
739
`define OR1200_OR32_XORI              6'b101011
740
`define OR1200_OR32_MULI              6'b101100
741
`define OR1200_OR32_MFSPR             6'b101101
742
`define OR1200_OR32_SH_ROTI           6'b101110
743
`define OR1200_OR32_SFXXI             6'b101111
744
/* */
745
`define OR1200_OR32_MTSPR             6'b110000
746
`define OR1200_OR32_MACMSB            6'b110001
747
/* */
748
`define OR1200_OR32_SW                6'b110101
749
`define OR1200_OR32_SB                6'b110110
750
`define OR1200_OR32_SH                6'b110111
751
`define OR1200_OR32_ALU               6'b111000
752
`define OR1200_OR32_SFXX              6'b111001
753
 
754
 
755
/////////////////////////////////////////////////////
756
//
757
// Exceptions
758
//
759 1155 lampret
 
760
//
761
// Exception vectors per OR1K architecture:
762 1220 simons
// 0xPPPPP100 - reset
763
// 0xPPPPP200 - bus error
764 1155 lampret
// ... etc
765
// where P represents exception prefix.
766
//
767
// Exception vectors can be customized as per
768
// the following formula:
769 1220 simons
// 0xPPPPPNVV - exception N
770 1155 lampret
//
771
// P represents exception prefix
772
// N represents exception N
773
// VV represents length of the individual vector space,
774
//   usually it is 8 bits wide and starts with all bits zero
775
//
776
 
777
//
778 1220 simons
// PPPPP and VV parts
779 1155 lampret
//
780 1220 simons
// Sum of these two defines needs to be 28
781 1155 lampret
//
782 1220 simons
`define OR1200_EXCEPT_EPH0_P 20'h00000
783
`define OR1200_EXCEPT_EPH1_P 20'hF0000
784
`define OR1200_EXCEPT_V            8'h00
785 1155 lampret
 
786
//
787
// N part width
788
//
789 504 lampret
`define OR1200_EXCEPT_WIDTH 4
790 1155 lampret
 
791
//
792
// Definition of exception vectors
793
//
794
// To avoid implementation of a certain exception,
795
// simply comment out corresponding line
796
//
797 504 lampret
`define OR1200_EXCEPT_UNUSED            `OR1200_EXCEPT_WIDTH'hf
798
`define OR1200_EXCEPT_TRAP              `OR1200_EXCEPT_WIDTH'he
799
`define OR1200_EXCEPT_BREAK             `OR1200_EXCEPT_WIDTH'hd
800
`define OR1200_EXCEPT_SYSCALL           `OR1200_EXCEPT_WIDTH'hc
801
`define OR1200_EXCEPT_RANGE             `OR1200_EXCEPT_WIDTH'hb
802
`define OR1200_EXCEPT_ITLBMISS          `OR1200_EXCEPT_WIDTH'ha
803
`define OR1200_EXCEPT_DTLBMISS          `OR1200_EXCEPT_WIDTH'h9
804 589 lampret
`define OR1200_EXCEPT_INT               `OR1200_EXCEPT_WIDTH'h8
805 504 lampret
`define OR1200_EXCEPT_ILLEGAL           `OR1200_EXCEPT_WIDTH'h7
806
`define OR1200_EXCEPT_ALIGN             `OR1200_EXCEPT_WIDTH'h6
807 589 lampret
`define OR1200_EXCEPT_TICK              `OR1200_EXCEPT_WIDTH'h5
808 504 lampret
`define OR1200_EXCEPT_IPF               `OR1200_EXCEPT_WIDTH'h4
809
`define OR1200_EXCEPT_DPF               `OR1200_EXCEPT_WIDTH'h3
810
`define OR1200_EXCEPT_BUSERR            `OR1200_EXCEPT_WIDTH'h2
811
`define OR1200_EXCEPT_RESET             `OR1200_EXCEPT_WIDTH'h1
812
`define OR1200_EXCEPT_NONE              `OR1200_EXCEPT_WIDTH'h0
813
 
814
 
815
/////////////////////////////////////////////////////
816
//
817
// SPR groups
818
//
819
 
820
// Bits that define the group
821
`define OR1200_SPR_GROUP_BITS   15:11
822
 
823
// Width of the group bits
824
`define OR1200_SPR_GROUP_WIDTH  5
825
 
826
// Bits that define offset inside the group
827
`define OR1200_SPR_OFS_BITS 10:0
828
 
829
// List of groups
830
`define OR1200_SPR_GROUP_SYS    5'd00
831
`define OR1200_SPR_GROUP_DMMU   5'd01
832
`define OR1200_SPR_GROUP_IMMU   5'd02
833
`define OR1200_SPR_GROUP_DC     5'd03
834
`define OR1200_SPR_GROUP_IC     5'd04
835
`define OR1200_SPR_GROUP_MAC    5'd05
836
`define OR1200_SPR_GROUP_DU     5'd06
837
`define OR1200_SPR_GROUP_PM     5'd08
838
`define OR1200_SPR_GROUP_PIC    5'd09
839
`define OR1200_SPR_GROUP_TT     5'd10
840
 
841
 
842
/////////////////////////////////////////////////////
843
//
844
// System group
845
//
846
 
847
//
848
// System registers
849
//
850
`define OR1200_SPR_CFGR         7'd0
851
`define OR1200_SPR_RF           6'd32   // 1024 >> 5
852
`define OR1200_SPR_NPC          11'd16
853
`define OR1200_SPR_SR           11'd17
854
`define OR1200_SPR_PPC          11'd18
855
`define OR1200_SPR_EPCR         11'd32
856
`define OR1200_SPR_EEAR         11'd48
857
`define OR1200_SPR_ESR          11'd64
858
 
859
//
860
// SR bits
861
//
862 589 lampret
`define OR1200_SR_WIDTH 16
863
`define OR1200_SR_SM   0
864
`define OR1200_SR_TEE  1
865
`define OR1200_SR_IEE  2
866 504 lampret
`define OR1200_SR_DCE  3
867
`define OR1200_SR_ICE  4
868
`define OR1200_SR_DME  5
869
`define OR1200_SR_IME  6
870
`define OR1200_SR_LEE  7
871
`define OR1200_SR_CE   8
872
`define OR1200_SR_F    9
873 589 lampret
`define OR1200_SR_CY   10       // Unused
874
`define OR1200_SR_OV   11       // Unused
875
`define OR1200_SR_OVE  12       // Unused
876
`define OR1200_SR_DSX  13       // Unused
877
`define OR1200_SR_EPH  14
878
`define OR1200_SR_FO   15
879
`define OR1200_SR_CID  31:28    // Unimplemented
880 504 lampret
 
881 1207 lampret
//
882 504 lampret
// Bits that define offset inside the group
883 1207 lampret
//
884 504 lampret
`define OR1200_SPROFS_BITS 10:0
885
 
886 1207 lampret
//
887
// Default Exception Prefix
888
//
889 1220 simons
// 1'b0 - OR1200_EXCEPT_EPH0_P (0x0000_0000)
890
// 1'b1 - OR1200_EXCEPT_EPH1_P (0xF000_0000)
891 1207 lampret
//
892
`define OR1200_SR_EPH_DEF       1'b0
893 504 lampret
 
894
/////////////////////////////////////////////////////
895
//
896
// Power Management (PM)
897
//
898
 
899
// Define it if you want PM implemented
900
`define OR1200_PM_IMPLEMENTED
901
 
902
// Bit positions inside PMR (don't change)
903
`define OR1200_PM_PMR_SDF 3:0
904
`define OR1200_PM_PMR_DME 4
905
`define OR1200_PM_PMR_SME 5
906
`define OR1200_PM_PMR_DCGE 6
907
`define OR1200_PM_PMR_UNUSED 31:7
908
 
909
// PMR offset inside PM group of registers
910
`define OR1200_PM_OFS_PMR 11'b0
911
 
912
// PM group
913
`define OR1200_SPRGRP_PM 5'd8
914
 
915
// Define if PMR can be read/written at any address inside PM group
916
`define OR1200_PM_PARTIAL_DECODING
917
 
918
// Define if reading PMR is allowed
919
`define OR1200_PM_READREGS
920
 
921
// Define if unused PMR bits should be zero
922
`define OR1200_PM_UNUSED_ZERO
923
 
924
 
925
/////////////////////////////////////////////////////
926
//
927
// Debug Unit (DU)
928
//
929
 
930
// Define it if you want DU implemented
931
`define OR1200_DU_IMPLEMENTED
932
 
933 1252 lampret
//
934
// Define if you want HW Breakpoints
935
// (if HW breakpoints are not implemented
936
// only default software trapping is
937
// possible with l.trap insn - this is
938
// however already enough for use
939
// with or32 gdb)
940
//
941
//`define OR1200_DU_HWBKPTS
942
 
943
// Number of DVR/DCR pairs if HW breakpoints enabled
944
`define OR1200_DU_DVRDCR_PAIRS 8
945
 
946 895 lampret
// Define if you want trace buffer
947
// (for now only available for Xilinx Virtex FPGAs)
948 962 lampret
`ifdef OR1200_ASIC
949
`else
950 895 lampret
`define OR1200_DU_TB_IMPLEMENTED
951 962 lampret
`endif
952 895 lampret
 
953 1252 lampret
//
954 504 lampret
// Address offsets of DU registers inside DU group
955 1252 lampret
//
956
// To not implement a register, do not define its address
957
//
958
`ifdef OR1200_DU_HWBKPTS
959
`define OR1200_DU_DVR0          11'd0
960
`define OR1200_DU_DVR1          11'd1
961
`define OR1200_DU_DVR2          11'd2
962
`define OR1200_DU_DVR3          11'd3
963
`define OR1200_DU_DVR4          11'd4
964
`define OR1200_DU_DVR5          11'd5
965
`define OR1200_DU_DVR6          11'd6
966
`define OR1200_DU_DVR7          11'd7
967
`define OR1200_DU_DCR0          11'd8
968
`define OR1200_DU_DCR1          11'd9
969
`define OR1200_DU_DCR2          11'd10
970
`define OR1200_DU_DCR3          11'd11
971
`define OR1200_DU_DCR4          11'd12
972
`define OR1200_DU_DCR5          11'd13
973
`define OR1200_DU_DCR6          11'd14
974
`define OR1200_DU_DCR7          11'd15
975
`endif
976
`define OR1200_DU_DMR1          11'd16
977
`ifdef OR1200_DU_HWBKPTS
978
`define OR1200_DU_DMR2          11'd17
979
`define OR1200_DU_DWCR0         11'd18
980
`define OR1200_DU_DWCR1         11'd19
981
`endif
982
`define OR1200_DU_DSR           11'd20
983
`define OR1200_DU_DRR           11'd21
984
`ifdef OR1200_DU_TB_IMPLEMENTED
985
`define OR1200_DU_TBADR         11'h0ff
986
`define OR1200_DU_TBIA          11'h1xx
987
`define OR1200_DU_TBIM          11'h2xx
988
`define OR1200_DU_TBAR          11'h3xx
989
`define OR1200_DU_TBTS          11'h4xx
990
`endif
991 504 lampret
 
992
// Position of offset bits inside SPR address
993 1252 lampret
`define OR1200_DUOFS_BITS       10:0
994 504 lampret
 
995 1252 lampret
// DCR bits
996
`define OR1200_DU_DCR_DP        0
997
`define OR1200_DU_DCR_CC        3:1
998
`define OR1200_DU_DCR_SC        4
999
`define OR1200_DU_DCR_CT        7:5
1000 504 lampret
 
1001
// DMR1 bits
1002 1252 lampret
`define OR1200_DU_DMR1_CW0      1:0
1003
`define OR1200_DU_DMR1_CW1      3:2
1004
`define OR1200_DU_DMR1_CW2      5:4
1005
`define OR1200_DU_DMR1_CW3      7:6
1006
`define OR1200_DU_DMR1_CW4      9:8
1007
`define OR1200_DU_DMR1_CW5      11:10
1008
`define OR1200_DU_DMR1_CW6      13:12
1009
`define OR1200_DU_DMR1_CW7      15:14
1010
`define OR1200_DU_DMR1_CW8      17:16
1011
`define OR1200_DU_DMR1_CW9      19:18
1012
`define OR1200_DU_DMR1_CW10     21:20
1013
`define OR1200_DU_DMR1_ST       22
1014
`define OR1200_DU_DMR1_BT       23
1015
`define OR1200_DU_DMR1_DXFW     24
1016
`define OR1200_DU_DMR1_ETE      25
1017 504 lampret
 
1018 1252 lampret
// DMR2 bits
1019
`define OR1200_DU_DMR2_WCE0     0
1020
`define OR1200_DU_DMR2_WCE1     1
1021
`define OR1200_DU_DMR2_AWTC     12:2
1022
`define OR1200_DU_DMR2_WGB      23:13
1023
 
1024
// DWCR bits
1025
`define OR1200_DU_DWCR_COUNT    15:0
1026
`define OR1200_DU_DWCR_MATCH    31:16
1027
 
1028 504 lampret
// DSR bits
1029
`define OR1200_DU_DSR_WIDTH     14
1030
`define OR1200_DU_DSR_RSTE      0
1031
`define OR1200_DU_DSR_BUSEE     1
1032
`define OR1200_DU_DSR_DPFE      2
1033
`define OR1200_DU_DSR_IPFE      3
1034 589 lampret
`define OR1200_DU_DSR_TTE       4
1035 504 lampret
`define OR1200_DU_DSR_AE        5
1036
`define OR1200_DU_DSR_IIE       6
1037 589 lampret
`define OR1200_DU_DSR_IE        7
1038 504 lampret
`define OR1200_DU_DSR_DME       8
1039
`define OR1200_DU_DSR_IME       9
1040
`define OR1200_DU_DSR_RE        10
1041
`define OR1200_DU_DSR_SCE       11
1042
`define OR1200_DU_DSR_BE        12
1043
`define OR1200_DU_DSR_TE        13
1044
 
1045
// DRR bits
1046
`define OR1200_DU_DRR_RSTE      0
1047
`define OR1200_DU_DRR_BUSEE     1
1048
`define OR1200_DU_DRR_DPFE      2
1049
`define OR1200_DU_DRR_IPFE      3
1050 589 lampret
`define OR1200_DU_DRR_TTE       4
1051 504 lampret
`define OR1200_DU_DRR_AE        5
1052
`define OR1200_DU_DRR_IIE       6
1053 589 lampret
`define OR1200_DU_DRR_IE        7
1054 504 lampret
`define OR1200_DU_DRR_DME       8
1055
`define OR1200_DU_DRR_IME       9
1056
`define OR1200_DU_DRR_RE        10
1057
`define OR1200_DU_DRR_SCE       11
1058
`define OR1200_DU_DRR_BE        12
1059
`define OR1200_DU_DRR_TE        13
1060
 
1061
// Define if reading DU regs is allowed
1062
`define OR1200_DU_READREGS
1063
 
1064
// Define if unused DU registers bits should be zero
1065
`define OR1200_DU_UNUSED_ZERO
1066
 
1067 737 lampret
// Define if IF/LSU status is not needed by devel i/f
1068
`define OR1200_DU_STATUS_UNIMPLEMENTED
1069 504 lampret
 
1070
/////////////////////////////////////////////////////
1071
//
1072
// Programmable Interrupt Controller (PIC)
1073
//
1074
 
1075
// Define it if you want PIC implemented
1076
`define OR1200_PIC_IMPLEMENTED
1077
 
1078
// Define number of interrupt inputs (2-31)
1079
`define OR1200_PIC_INTS 20
1080
 
1081
// Address offsets of PIC registers inside PIC group
1082
`define OR1200_PIC_OFS_PICMR 2'd0
1083
`define OR1200_PIC_OFS_PICSR 2'd2
1084
 
1085
// Position of offset bits inside SPR address
1086
`define OR1200_PICOFS_BITS 1:0
1087
 
1088
// Define if you want these PIC registers to be implemented
1089
`define OR1200_PIC_PICMR
1090
`define OR1200_PIC_PICSR
1091
 
1092
// Define if reading PIC registers is allowed
1093
`define OR1200_PIC_READREGS
1094
 
1095
// Define if unused PIC register bits should be zero
1096
`define OR1200_PIC_UNUSED_ZERO
1097
 
1098
 
1099
/////////////////////////////////////////////////////
1100
//
1101
// Tick Timer (TT)
1102
//
1103
 
1104
// Define it if you want TT implemented
1105
`define OR1200_TT_IMPLEMENTED
1106
 
1107
// Address offsets of TT registers inside TT group
1108
`define OR1200_TT_OFS_TTMR 1'd0
1109
`define OR1200_TT_OFS_TTCR 1'd1
1110
 
1111
// Position of offset bits inside SPR group
1112
`define OR1200_TTOFS_BITS 0
1113
 
1114
// Define if you want these TT registers to be implemented
1115
`define OR1200_TT_TTMR
1116
`define OR1200_TT_TTCR
1117
 
1118
// TTMR bits
1119
`define OR1200_TT_TTMR_TP 27:0
1120
`define OR1200_TT_TTMR_IP 28
1121
`define OR1200_TT_TTMR_IE 29
1122
`define OR1200_TT_TTMR_M 31:30
1123
 
1124
// Define if reading TT registers is allowed
1125
`define OR1200_TT_READREGS
1126
 
1127
 
1128
//////////////////////////////////////////////
1129
//
1130
// MAC
1131
//
1132
`define OR1200_MAC_ADDR         0        // MACLO 0xxxxxxxx1, MACHI 0xxxxxxxx0
1133
`define OR1200_MAC_SPR_WE               // Define if MACLO/MACHI are SPR writable
1134
 
1135
 
1136
//////////////////////////////////////////////
1137
//
1138
// Data MMU (DMMU)
1139
//
1140
 
1141
//
1142
// Address that selects between TLB TR and MR
1143
//
1144 660 lampret
`define OR1200_DTLB_TM_ADDR     7
1145 504 lampret
 
1146
//
1147
// DTLBMR fields
1148
//
1149
`define OR1200_DTLBMR_V_BITS    0
1150
`define OR1200_DTLBMR_CID_BITS  4:1
1151
`define OR1200_DTLBMR_RES_BITS  11:5
1152
`define OR1200_DTLBMR_VPN_BITS  31:13
1153
 
1154
//
1155
// DTLBTR fields
1156
//
1157
`define OR1200_DTLBTR_CC_BITS   0
1158
`define OR1200_DTLBTR_CI_BITS   1
1159
`define OR1200_DTLBTR_WBC_BITS  2
1160
`define OR1200_DTLBTR_WOM_BITS  3
1161
`define OR1200_DTLBTR_A_BITS    4
1162
`define OR1200_DTLBTR_D_BITS    5
1163
`define OR1200_DTLBTR_URE_BITS  6
1164
`define OR1200_DTLBTR_UWE_BITS  7
1165
`define OR1200_DTLBTR_SRE_BITS  8
1166
`define OR1200_DTLBTR_SWE_BITS  9
1167
`define OR1200_DTLBTR_RES_BITS  11:10
1168
`define OR1200_DTLBTR_PPN_BITS  31:13
1169
 
1170
//
1171
// DTLB configuration
1172
//
1173
`define OR1200_DMMU_PS          13                                      // 13 for 8KB page size
1174
`define OR1200_DTLB_INDXW       6                                       // 6 for 64 entry DTLB  7 for 128 entries
1175
`define OR1200_DTLB_INDXL       `OR1200_DMMU_PS                         // 13                   13
1176
`define OR1200_DTLB_INDXH       `OR1200_DMMU_PS+`OR1200_DTLB_INDXW-1    // 18                   19
1177
`define OR1200_DTLB_INDX        `OR1200_DTLB_INDXH:`OR1200_DTLB_INDXL   // 18:13                19:13
1178
`define OR1200_DTLB_TAGW        32-`OR1200_DTLB_INDXW-`OR1200_DMMU_PS   // 13                   12
1179
`define OR1200_DTLB_TAGL        `OR1200_DTLB_INDXH+1                    // 19                   20
1180
`define OR1200_DTLB_TAG         31:`OR1200_DTLB_TAGL                    // 31:19                31:20
1181
`define OR1200_DTLBMRW          `OR1200_DTLB_TAGW+1                     // +1 because of V bit
1182
`define OR1200_DTLBTRW          32-`OR1200_DMMU_PS+5                    // +5 because of protection bits and CI
1183
 
1184 660 lampret
//
1185
// Cache inhibit while DMMU is not enabled/implemented
1186
//
1187
// cache inhibited 0GB-4GB              1'b1
1188 735 lampret
// cache inhibited 0GB-2GB              !dcpu_adr_i[31]
1189
// cache inhibited 0GB-1GB 2GB-3GB      !dcpu_adr_i[30]
1190
// cache inhibited 1GB-2GB 3GB-4GB      dcpu_adr_i[30]
1191
// cache inhibited 2GB-4GB (default)    dcpu_adr_i[31]
1192 660 lampret
// cached 0GB-4GB                       1'b0
1193
//
1194
`define OR1200_DMMU_CI                  dcpu_adr_i[31]
1195 504 lampret
 
1196 660 lampret
 
1197 504 lampret
//////////////////////////////////////////////
1198
//
1199
// Insn MMU (IMMU)
1200
//
1201
 
1202
//
1203
// Address that selects between TLB TR and MR
1204
//
1205 660 lampret
`define OR1200_ITLB_TM_ADDR     7
1206 504 lampret
 
1207
//
1208
// ITLBMR fields
1209
//
1210
`define OR1200_ITLBMR_V_BITS    0
1211
`define OR1200_ITLBMR_CID_BITS  4:1
1212
`define OR1200_ITLBMR_RES_BITS  11:5
1213
`define OR1200_ITLBMR_VPN_BITS  31:13
1214
 
1215
//
1216
// ITLBTR fields
1217
//
1218
`define OR1200_ITLBTR_CC_BITS   0
1219
`define OR1200_ITLBTR_CI_BITS   1
1220
`define OR1200_ITLBTR_WBC_BITS  2
1221
`define OR1200_ITLBTR_WOM_BITS  3
1222
`define OR1200_ITLBTR_A_BITS    4
1223
`define OR1200_ITLBTR_D_BITS    5
1224
`define OR1200_ITLBTR_SXE_BITS  6
1225
`define OR1200_ITLBTR_UXE_BITS  7
1226
`define OR1200_ITLBTR_RES_BITS  11:8
1227
`define OR1200_ITLBTR_PPN_BITS  31:13
1228
 
1229
//
1230
// ITLB configuration
1231
//
1232
`define OR1200_IMMU_PS          13                                      // 13 for 8KB page size
1233
`define OR1200_ITLB_INDXW       6                                       // 6 for 64 entry ITLB  7 for 128 entries
1234
`define OR1200_ITLB_INDXL       `OR1200_IMMU_PS                         // 13                   13
1235
`define OR1200_ITLB_INDXH       `OR1200_IMMU_PS+`OR1200_ITLB_INDXW-1    // 18                   19
1236
`define OR1200_ITLB_INDX        `OR1200_ITLB_INDXH:`OR1200_ITLB_INDXL   // 18:13                19:13
1237
`define OR1200_ITLB_TAGW        32-`OR1200_ITLB_INDXW-`OR1200_IMMU_PS   // 13                   12
1238
`define OR1200_ITLB_TAGL        `OR1200_ITLB_INDXH+1                    // 19                   20
1239
`define OR1200_ITLB_TAG         31:`OR1200_ITLB_TAGL                    // 31:19                31:20
1240
`define OR1200_ITLBMRW          `OR1200_ITLB_TAGW+1                     // +1 because of V bit
1241
`define OR1200_ITLBTRW          32-`OR1200_IMMU_PS+3                    // +3 because of protection bits and CI
1242
 
1243 660 lampret
//
1244
// Cache inhibit while IMMU is not enabled/implemented
1245 735 lampret
// Note: all combinations that use icpu_adr_i cause async loop
1246 660 lampret
//
1247
// cache inhibited 0GB-4GB              1'b1
1248 735 lampret
// cache inhibited 0GB-2GB              !icpu_adr_i[31]
1249
// cache inhibited 0GB-1GB 2GB-3GB      !icpu_adr_i[30]
1250
// cache inhibited 1GB-2GB 3GB-4GB      icpu_adr_i[30]
1251
// cache inhibited 2GB-4GB (default)    icpu_adr_i[31]
1252 660 lampret
// cached 0GB-4GB                       1'b0
1253
//
1254 735 lampret
`define OR1200_IMMU_CI                  1'b0
1255 504 lampret
 
1256 660 lampret
 
1257 504 lampret
/////////////////////////////////////////////////
1258
//
1259
// Insn cache (IC)
1260
//
1261
 
1262
// 3 for 8 bytes, 4 for 16 bytes etc
1263
`define OR1200_ICLS             4
1264
 
1265
//
1266
// IC configurations
1267
//
1268
`ifdef OR1200_IC_1W_4KB
1269
`define OR1200_ICSIZE                   12                      // 4096
1270
`define OR1200_ICINDX                   `OR1200_ICSIZE-2        // 10
1271
`define OR1200_ICINDXH                  `OR1200_ICSIZE-1        // 11
1272
`define OR1200_ICTAGL                   `OR1200_ICINDXH+1       // 12
1273
`define OR1200_ICTAG                    `OR1200_ICSIZE-`OR1200_ICLS     // 8
1274
`define OR1200_ICTAG_W                  21
1275
`endif
1276
`ifdef OR1200_IC_1W_8KB
1277
`define OR1200_ICSIZE                   13                      // 8192
1278
`define OR1200_ICINDX                   `OR1200_ICSIZE-2        // 11
1279
`define OR1200_ICINDXH                  `OR1200_ICSIZE-1        // 12
1280
`define OR1200_ICTAGL                   `OR1200_ICINDXH+1       // 13
1281
`define OR1200_ICTAG                    `OR1200_ICSIZE-`OR1200_ICLS     // 9
1282
`define OR1200_ICTAG_W                  20
1283
`endif
1284
 
1285
 
1286
/////////////////////////////////////////////////
1287
//
1288
// Data cache (DC)
1289
//
1290
 
1291
// 3 for 8 bytes, 4 for 16 bytes etc
1292
`define OR1200_DCLS             4
1293
 
1294 636 lampret
// Define to perform store refill (potential performance penalty)
1295
// `define OR1200_DC_STORE_REFILL
1296
 
1297 504 lampret
//
1298
// DC configurations
1299
//
1300
`ifdef OR1200_DC_1W_4KB
1301
`define OR1200_DCSIZE                   12                      // 4096
1302
`define OR1200_DCINDX                   `OR1200_DCSIZE-2        // 10
1303
`define OR1200_DCINDXH                  `OR1200_DCSIZE-1        // 11
1304
`define OR1200_DCTAGL                   `OR1200_DCINDXH+1       // 12
1305
`define OR1200_DCTAG                    `OR1200_DCSIZE-`OR1200_DCLS     // 8
1306
`define OR1200_DCTAG_W                  21
1307
`endif
1308
`ifdef OR1200_DC_1W_8KB
1309
`define OR1200_DCSIZE                   13                      // 8192
1310
`define OR1200_DCINDX                   `OR1200_DCSIZE-2        // 11
1311
`define OR1200_DCINDXH                  `OR1200_DCSIZE-1        // 12
1312
`define OR1200_DCTAGL                   `OR1200_DCINDXH+1       // 13
1313
`define OR1200_DCTAG                    `OR1200_DCSIZE-`OR1200_DCLS     // 9
1314
`define OR1200_DCTAG_W                  20
1315
`endif
1316 994 lampret
 
1317
/////////////////////////////////////////////////
1318
//
1319
// Store buffer (SB)
1320
//
1321
 
1322
//
1323
// Store buffer
1324
//
1325
// It will improve performance by "caching" CPU stores
1326
// using store buffer. This is most important for function
1327
// prologues because DC can only work in write though mode
1328
// and all stores would have to complete external WB writes
1329
// to memory.
1330
// Store buffer is between DC and data BIU.
1331
// All stores will be stored into store buffer and immediately
1332
// completed by the CPU, even though actual external writes
1333
// will be performed later. As a consequence store buffer masks
1334
// all data bus errors related to stores (data bus errors
1335
// related to loads are delivered normally).
1336
// All pending CPU loads will wait until store buffer is empty to
1337
// ensure strict memory model. Right now this is necessary because
1338
// we don't make destinction between cached and cache inhibited
1339
// address space, so we simply empty store buffer until loads
1340
// can begin.
1341
//
1342
// It makes design a bit bigger, depending what is the number of
1343
// entries in SB FIFO. Number of entries can be changed further
1344
// down.
1345
//
1346
//`define OR1200_SB_IMPLEMENTED
1347
 
1348
//
1349
// Number of store buffer entries
1350
//
1351
// Verified number of entries are 4 and 8 entries
1352
// (2 and 3 for OR1200_SB_LOG). OR1200_SB_ENTRIES must
1353
// always match 2**OR1200_SB_LOG.
1354
// To disable store buffer, undefine
1355
// OR1200_SB_IMPLEMENTED.
1356
//
1357
`define OR1200_SB_LOG           2       // 2 or 3
1358
`define OR1200_SB_ENTRIES       4       // 4 or 8
1359 1023 lampret
 
1360
 
1361 1171 lampret
/////////////////////////////////////////////////
1362
//
1363
// Quick Embedded Memory (QMEM)
1364
//
1365
 
1366
//
1367
// Quick Embedded Memory
1368
//
1369
// Instantiation of dedicated insn/data memory (RAM or ROM).
1370
// Insn fetch has effective throughput 1insn / clock cycle.
1371
// Data load takes two clock cycles / access, data store
1372
// takes 1 clock cycle / access (if there is no insn fetch)).
1373
// Memory instantiation is shared between insn and data,
1374
// meaning if insn fetch are performed, data load/store
1375
// performance will be lower.
1376
//
1377
// Main reason for QMEM is to put some time critical functions
1378
// into this memory and to have predictable and fast access
1379
// to these functions. (soft fpu, context switch, exception
1380
// handlers, stack, etc)
1381
//
1382
// It makes design a bit bigger and slower. QMEM sits behind
1383
// IMMU/DMMU so all addresses are physical (so the MMUs can be
1384
// used with QMEM and QMEM is seen by the CPU just like any other
1385
// memory in the system). IC/DC are sitting behind QMEM so the
1386
// whole design timing might be worse with QMEM implemented.
1387
//
1388 1207 lampret
`define OR1200_QMEM_IMPLEMENTED
1389 1171 lampret
 
1390
//
1391
// Base address and mask of QMEM
1392
//
1393
// Base address defines first address of QMEM. Mask defines
1394
// QMEM range in address space. Actual size of QMEM is however
1395
// determined with instantiated RAM/ROM. However bigger
1396
// mask will reserve more address space for QMEM, but also
1397
// make design faster, while more tight mask will take
1398
// less address space but also make design slower. If
1399
// instantiated RAM/ROM is smaller than space reserved with
1400
// the mask, instatiated RAM/ROM will also be shadowed
1401
// at higher addresses in reserved space.
1402
//
1403 1225 andreje
`define OR1200_QMEM_IADDR       32'h0080_0000
1404
`define OR1200_QMEM_IMASK       32'hfff0_0000   // Max QMEM size 1MB
1405
`define OR1200_QMEM_DADDR  32'h0080_0000
1406
`define OR1200_QMEM_DMASK  32'hfff0_0000 // Max QMEM size 1MB
1407 1171 lampret
 
1408 1225 andreje
//
1409
// QMEM interface byte-select capability
1410
//
1411
// To enable qmem_sel* ports, define this macro.
1412
//
1413
//`define OR1200_QMEM_BSEL
1414 1171 lampret
 
1415 1225 andreje
//
1416
// QMEM interface acknowledge
1417
//
1418
// To enable qmem_ack port, define this macro.
1419
//
1420
//`define OR1200_QMEM_ACK
1421
 
1422 1023 lampret
/////////////////////////////////////////////////////
1423
//
1424
// VR, UPR and Configuration Registers
1425
//
1426
//
1427
// VR, UPR and configuration registers are optional. If 
1428
// implemented, operating system can automatically figure
1429
// out how to use the processor because it knows 
1430
// what units are available in the processor and how they
1431
// are configured.
1432
//
1433
// This section must be last in or1200_defines.v file so
1434
// that all units are already configured and thus
1435
// configuration registers are properly set.
1436
// 
1437
 
1438
// Define if you want configuration registers implemented
1439
`define OR1200_CFGR_IMPLEMENTED
1440
 
1441
// Define if you want full address decode inside SYS group
1442
`define OR1200_SYS_FULL_DECODE
1443
 
1444
// Offsets of VR, UPR and CFGR registers
1445
`define OR1200_SPRGRP_SYS_VR            4'h0
1446
`define OR1200_SPRGRP_SYS_UPR           4'h1
1447
`define OR1200_SPRGRP_SYS_CPUCFGR       4'h2
1448
`define OR1200_SPRGRP_SYS_DMMUCFGR      4'h3
1449
`define OR1200_SPRGRP_SYS_IMMUCFGR      4'h4
1450
`define OR1200_SPRGRP_SYS_DCCFGR        4'h5
1451
`define OR1200_SPRGRP_SYS_ICCFGR        4'h6
1452
`define OR1200_SPRGRP_SYS_DCFGR 4'h7
1453
 
1454
// VR fields
1455
`define OR1200_VR_REV_BITS              5:0
1456
`define OR1200_VR_RES1_BITS             15:6
1457
`define OR1200_VR_CFG_BITS              23:16
1458
`define OR1200_VR_VER_BITS              31:24
1459
 
1460
// VR values
1461 1252 lampret
`define OR1200_VR_REV                   6'h01
1462 1023 lampret
`define OR1200_VR_RES1                  10'h000
1463
`define OR1200_VR_CFG                   8'h00
1464
`define OR1200_VR_VER                   8'h12
1465
 
1466
// UPR fields
1467
`define OR1200_UPR_UP_BITS              0
1468
`define OR1200_UPR_DCP_BITS             1
1469
`define OR1200_UPR_ICP_BITS             2
1470
`define OR1200_UPR_DMP_BITS             3
1471
`define OR1200_UPR_IMP_BITS             4
1472
`define OR1200_UPR_MP_BITS              5
1473
`define OR1200_UPR_DUP_BITS             6
1474
`define OR1200_UPR_PCUP_BITS            7
1475
`define OR1200_UPR_PMP_BITS             8
1476
`define OR1200_UPR_PICP_BITS            9
1477
`define OR1200_UPR_TTP_BITS             10
1478
`define OR1200_UPR_RES1_BITS            23:11
1479
`define OR1200_UPR_CUP_BITS             31:24
1480
 
1481
// UPR values
1482
`define OR1200_UPR_UP                   1'b1
1483
`ifdef OR1200_NO_DC
1484
`define OR1200_UPR_DCP                  1'b0
1485
`else
1486
`define OR1200_UPR_DCP                  1'b1
1487
`endif
1488
`ifdef OR1200_NO_IC
1489
`define OR1200_UPR_ICP                  1'b0
1490
`else
1491
`define OR1200_UPR_ICP                  1'b1
1492
`endif
1493
`ifdef OR1200_NO_DMMU
1494
`define OR1200_UPR_DMP                  1'b0
1495
`else
1496
`define OR1200_UPR_DMP                  1'b1
1497
`endif
1498
`ifdef OR1200_NO_IMMU
1499
`define OR1200_UPR_IMP                  1'b0
1500
`else
1501
`define OR1200_UPR_IMP                  1'b1
1502
`endif
1503
`define OR1200_UPR_MP                   1'b1    // MAC always present
1504
`ifdef OR1200_DU_IMPLEMENTED
1505
`define OR1200_UPR_DUP                  1'b1
1506
`else
1507
`define OR1200_UPR_DUP                  1'b0
1508
`endif
1509
`define OR1200_UPR_PCUP                 1'b0    // Performance counters not present
1510
`ifdef OR1200_DU_IMPLEMENTED
1511
`define OR1200_UPR_PMP                  1'b1
1512
`else
1513
`define OR1200_UPR_PMP                  1'b0
1514
`endif
1515
`ifdef OR1200_DU_IMPLEMENTED
1516
`define OR1200_UPR_PICP                 1'b1
1517
`else
1518
`define OR1200_UPR_PICP                 1'b0
1519
`endif
1520
`ifdef OR1200_DU_IMPLEMENTED
1521
`define OR1200_UPR_TTP                  1'b1
1522
`else
1523
`define OR1200_UPR_TTP                  1'b0
1524
`endif
1525
`define OR1200_UPR_RES1                 13'h0000
1526
`define OR1200_UPR_CUP                  8'h00
1527
 
1528
// CPUCFGR fields
1529
`define OR1200_CPUCFGR_NSGF_BITS        3:0
1530
`define OR1200_CPUCFGR_HGF_BITS 4
1531
`define OR1200_CPUCFGR_OB32S_BITS       5
1532
`define OR1200_CPUCFGR_OB64S_BITS       6
1533
`define OR1200_CPUCFGR_OF32S_BITS       7
1534
`define OR1200_CPUCFGR_OF64S_BITS       8
1535
`define OR1200_CPUCFGR_OV64S_BITS       9
1536
`define OR1200_CPUCFGR_RES1_BITS        31:10
1537
 
1538
// CPUCFGR values
1539
`define OR1200_CPUCFGR_NSGF             4'h0
1540
`define OR1200_CPUCFGR_HGF              1'b0
1541
`define OR1200_CPUCFGR_OB32S            1'b1
1542
`define OR1200_CPUCFGR_OB64S            1'b0
1543
`define OR1200_CPUCFGR_OF32S            1'b0
1544
`define OR1200_CPUCFGR_OF64S            1'b0
1545
`define OR1200_CPUCFGR_OV64S            1'b0
1546
`define OR1200_CPUCFGR_RES1             22'h000000
1547
 
1548
// DMMUCFGR fields
1549
`define OR1200_DMMUCFGR_NTW_BITS        1:0
1550
`define OR1200_DMMUCFGR_NTS_BITS        4:2
1551
`define OR1200_DMMUCFGR_NAE_BITS        7:5
1552
`define OR1200_DMMUCFGR_CRI_BITS        8
1553
`define OR1200_DMMUCFGR_PRI_BITS        9
1554
`define OR1200_DMMUCFGR_TEIRI_BITS      10
1555
`define OR1200_DMMUCFGR_HTR_BITS        11
1556
`define OR1200_DMMUCFGR_RES1_BITS       31:12
1557
 
1558
// DMMUCFGR values
1559
`ifdef OR1200_NO_DMMU
1560
`define OR1200_DMMUCFGR_NTW             2'h0    // Irrelevant
1561
`define OR1200_DMMUCFGR_NTS             3'h0    // Irrelevant
1562
`define OR1200_DMMUCFGR_NAE             3'h0    // Irrelevant
1563
`define OR1200_DMMUCFGR_CRI             1'b0    // Irrelevant
1564
`define OR1200_DMMUCFGR_PRI             1'b0    // Irrelevant
1565
`define OR1200_DMMUCFGR_TEIRI           1'b0    // Irrelevant
1566
`define OR1200_DMMUCFGR_HTR             1'b0    // Irrelevant
1567
`define OR1200_DMMUCFGR_RES1            20'h00000
1568
`else
1569
`define OR1200_DMMUCFGR_NTW             2'h0    // 1 TLB way
1570
`define OR1200_DMMUCFGR_NTS 3'h`OR1200_DTLB_INDXW       // Num TLB sets
1571
`define OR1200_DMMUCFGR_NAE             3'h0    // No ATB entries
1572
`define OR1200_DMMUCFGR_CRI             1'b0    // No control register
1573
`define OR1200_DMMUCFGR_PRI             1'b0    // No protection reg
1574
`define OR1200_DMMUCFGR_TEIRI           1'b1    // TLB entry inv reg impl.
1575
`define OR1200_DMMUCFGR_HTR             1'b0    // No HW TLB reload
1576
`define OR1200_DMMUCFGR_RES1            20'h00000
1577
`endif
1578
 
1579
// IMMUCFGR fields
1580
`define OR1200_IMMUCFGR_NTW_BITS        1:0
1581
`define OR1200_IMMUCFGR_NTS_BITS        4:2
1582
`define OR1200_IMMUCFGR_NAE_BITS        7:5
1583
`define OR1200_IMMUCFGR_CRI_BITS        8
1584
`define OR1200_IMMUCFGR_PRI_BITS        9
1585
`define OR1200_IMMUCFGR_TEIRI_BITS      10
1586
`define OR1200_IMMUCFGR_HTR_BITS        11
1587
`define OR1200_IMMUCFGR_RES1_BITS       31:12
1588
 
1589
// IMMUCFGR values
1590
`ifdef OR1200_NO_IMMU
1591
`define OR1200_IMMUCFGR_NTW             2'h0    // Irrelevant
1592
`define OR1200_IMMUCFGR_NTS             3'h0    // Irrelevant
1593
`define OR1200_IMMUCFGR_NAE             3'h0    // Irrelevant
1594
`define OR1200_IMMUCFGR_CRI             1'b0    // Irrelevant
1595
`define OR1200_IMMUCFGR_PRI             1'b0    // Irrelevant
1596
`define OR1200_IMMUCFGR_TEIRI           1'b0    // Irrelevant
1597
`define OR1200_IMMUCFGR_HTR             1'b0    // Irrelevant
1598
`define OR1200_IMMUCFGR_RES1            20'h00000
1599
`else
1600
`define OR1200_IMMUCFGR_NTW             2'h0    // 1 TLB way
1601
`define OR1200_IMMUCFGR_NTS 3'h`OR1200_ITLB_INDXW       // Num TLB sets
1602
`define OR1200_IMMUCFGR_NAE             3'h0    // No ATB entry
1603
`define OR1200_IMMUCFGR_CRI             1'b0    // No control reg
1604
`define OR1200_IMMUCFGR_PRI             1'b0    // No protection reg
1605
`define OR1200_IMMUCFGR_TEIRI           1'b1    // TLB entry inv reg impl
1606
`define OR1200_IMMUCFGR_HTR             1'b0    // No HW TLB reload
1607
`define OR1200_IMMUCFGR_RES1            20'h00000
1608
`endif
1609
 
1610
// DCCFGR fields
1611
`define OR1200_DCCFGR_NCW_BITS          2:0
1612
`define OR1200_DCCFGR_NCS_BITS          6:3
1613
`define OR1200_DCCFGR_CBS_BITS          7
1614
`define OR1200_DCCFGR_CWS_BITS          8
1615
`define OR1200_DCCFGR_CCRI_BITS         9
1616
`define OR1200_DCCFGR_CBIRI_BITS        10
1617
`define OR1200_DCCFGR_CBPRI_BITS        11
1618
`define OR1200_DCCFGR_CBLRI_BITS        12
1619
`define OR1200_DCCFGR_CBFRI_BITS        13
1620
`define OR1200_DCCFGR_CBWBRI_BITS       14
1621
`define OR1200_DCCFGR_RES1_BITS 31:15
1622
 
1623
// DCCFGR values
1624
`ifdef OR1200_NO_DC
1625
`define OR1200_DCCFGR_NCW               3'h0    // Irrelevant
1626
`define OR1200_DCCFGR_NCS               4'h0    // Irrelevant
1627
`define OR1200_DCCFGR_CBS               1'b0    // Irrelevant
1628
`define OR1200_DCCFGR_CWS               1'b0    // Irrelevant
1629
`define OR1200_DCCFGR_CCRI              1'b1    // Irrelevant
1630
`define OR1200_DCCFGR_CBIRI             1'b1    // Irrelevant
1631
`define OR1200_DCCFGR_CBPRI             1'b0    // Irrelevant
1632
`define OR1200_DCCFGR_CBLRI             1'b0    // Irrelevant
1633
`define OR1200_DCCFGR_CBFRI             1'b1    // Irrelevant
1634
`define OR1200_DCCFGR_CBWBRI            1'b0    // Irrelevant
1635
`define OR1200_DCCFGR_RES1              17'h00000
1636
`else
1637
`define OR1200_DCCFGR_NCW               3'h0    // 1 cache way
1638
`define OR1200_DCCFGR_NCS (`OR1200_DCTAG)       // Num cache sets
1639
`define OR1200_DCCFGR_CBS (`OR1200_DCLS-4)      // 16 byte cache block
1640
`define OR1200_DCCFGR_CWS               1'b0    // Write-through strategy
1641
`define OR1200_DCCFGR_CCRI              1'b1    // Cache control reg impl.
1642
`define OR1200_DCCFGR_CBIRI             1'b1    // Cache block inv reg impl.
1643
`define OR1200_DCCFGR_CBPRI             1'b0    // Cache block prefetch reg not impl.
1644
`define OR1200_DCCFGR_CBLRI             1'b0    // Cache block lock reg not impl.
1645
`define OR1200_DCCFGR_CBFRI             1'b1    // Cache block flush reg impl.
1646
`define OR1200_DCCFGR_CBWBRI            1'b0    // Cache block WB reg not impl.
1647
`define OR1200_DCCFGR_RES1              17'h00000
1648
`endif
1649
 
1650
// ICCFGR fields
1651
`define OR1200_ICCFGR_NCW_BITS          2:0
1652
`define OR1200_ICCFGR_NCS_BITS          6:3
1653
`define OR1200_ICCFGR_CBS_BITS          7
1654
`define OR1200_ICCFGR_CWS_BITS          8
1655
`define OR1200_ICCFGR_CCRI_BITS         9
1656
`define OR1200_ICCFGR_CBIRI_BITS        10
1657
`define OR1200_ICCFGR_CBPRI_BITS        11
1658
`define OR1200_ICCFGR_CBLRI_BITS        12
1659
`define OR1200_ICCFGR_CBFRI_BITS        13
1660
`define OR1200_ICCFGR_CBWBRI_BITS       14
1661
`define OR1200_ICCFGR_RES1_BITS 31:15
1662
 
1663
// ICCFGR values
1664
`ifdef OR1200_NO_IC
1665
`define OR1200_ICCFGR_NCW               3'h0    // Irrelevant
1666
`define OR1200_ICCFGR_NCS               4'h0    // Irrelevant
1667
`define OR1200_ICCFGR_CBS               1'b0    // Irrelevant
1668
`define OR1200_ICCFGR_CWS               1'b0    // Irrelevant
1669
`define OR1200_ICCFGR_CCRI              1'b0    // Irrelevant
1670
`define OR1200_ICCFGR_CBIRI             1'b0    // Irrelevant
1671
`define OR1200_ICCFGR_CBPRI             1'b0    // Irrelevant
1672
`define OR1200_ICCFGR_CBLRI             1'b0    // Irrelevant
1673
`define OR1200_ICCFGR_CBFRI             1'b0    // Irrelevant
1674
`define OR1200_ICCFGR_CBWBRI            1'b0    // Irrelevant
1675
`define OR1200_ICCFGR_RES1              17'h00000
1676
`else
1677
`define OR1200_ICCFGR_NCW               3'h0    // 1 cache way
1678
`define OR1200_ICCFGR_NCS (`OR1200_ICTAG)       // Num cache sets
1679
`define OR1200_ICCFGR_CBS (`OR1200_ICLS-4)      // 16 byte cache block
1680
`define OR1200_ICCFGR_CWS               1'b0    // Irrelevant
1681
`define OR1200_ICCFGR_CCRI              1'b1    // Cache control reg impl.
1682
`define OR1200_ICCFGR_CBIRI             1'b1    // Cache block inv reg impl.
1683
`define OR1200_ICCFGR_CBPRI             1'b0    // Cache block prefetch reg not impl.
1684
`define OR1200_ICCFGR_CBLRI             1'b0    // Cache block lock reg not impl.
1685
`define OR1200_ICCFGR_CBFRI             1'b1    // Cache block flush reg impl.
1686
`define OR1200_ICCFGR_CBWBRI            1'b0    // Irrelevant
1687
`define OR1200_ICCFGR_RES1              17'h00000
1688
`endif
1689
 
1690
// DCFGR fields
1691
`define OR1200_DCFGR_NDP_BITS           2:0
1692
`define OR1200_DCFGR_WPCI_BITS          3
1693
`define OR1200_DCFGR_RES1_BITS          31:4
1694
 
1695
// DCFGR values
1696 1252 lampret
`ifdef OR1200_DU_HWBKPTS
1697
`define OR1200_DCFGR_NDP        3'h`OR1200_DU_DVRDCR_PAIRS // # of DVR/DCR pairs
1698
`ifdef OR1200_DU_DWCR0
1699
`define OR1200_DCFGR_WPCI               1'b1
1700
`else
1701
`define OR1200_DCFGR_WPCI               1'b0    // WP counters not impl.
1702
`endif
1703
`else
1704 1023 lampret
`define OR1200_DCFGR_NDP                3'h0    // Zero DVR/DCR pairs
1705
`define OR1200_DCFGR_WPCI               1'b0    // WP counters not impl.
1706 1252 lampret
`endif
1707 1023 lampret
`define OR1200_DCFGR_RES1               28'h0000000

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.