OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_26/] [or1200/] [rtl/] [verilog/] [or1200_ic_ram.v] - Blame information for rev 1765

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 504 lampret
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200's IC RAMs                                            ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  Instantiation of Instruction cache data rams                ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - make it smaller and faster                               ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47 1214 simons
// Revision 1.2  2002/10/17 20:04:40  lampret
48
// Added BIST scan. Special VS RAMs need to be used to implement BIST.
49
//
50 1063 lampret
// Revision 1.1  2002/01/03 08:16:15  lampret
51
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
52
//
53 504 lampret
// Revision 1.9  2001/10/21 17:57:16  lampret
54
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
55
//
56
// Revision 1.8  2001/10/14 13:12:09  lampret
57
// MP3 version.
58
//
59
// Revision 1.1.1.1  2001/10/06 10:18:36  igorm
60
// no message
61
//
62
// Revision 1.3  2001/08/09 13:39:33  lampret
63
// Major clean-up.
64
//
65
// Revision 1.2  2001/07/22 03:31:54  lampret
66
// Fixed RAM's oen bug. Cache bypass under development.
67
//
68
// Revision 1.1  2001/07/20 00:46:03  lampret
69
// Development version of RTL. Libraries are missing.
70
//
71
//
72
 
73
// synopsys translate_off
74
`include "timescale.v"
75
// synopsys translate_on
76
`include "or1200_defines.v"
77
 
78
module or1200_ic_ram(
79
        // Clock and reset
80
        clk, rst,
81
 
82 1063 lampret
`ifdef OR1200_BIST
83
        // RAM BIST
84 1214 simons
        mbist_si_i, mbist_so_o, mbist_ctrl_i,
85 1063 lampret
`endif
86
 
87 504 lampret
        // Internal i/f
88
        addr, en, we, datain, dataout
89
);
90
 
91
parameter dw = `OR1200_OPERAND_WIDTH;
92
parameter aw = `OR1200_ICINDX;
93
 
94
//
95
// I/O
96
//
97
input                           clk;
98
input                           rst;
99
input   [aw-1:0]         addr;
100
input                           en;
101
input   [3:0]                    we;
102
input   [dw-1:0]         datain;
103
output  [dw-1:0]         dataout;
104
 
105 1063 lampret
`ifdef OR1200_BIST
106
//
107
// RAM BIST
108
//
109 1214 simons
input mbist_si_i;
110
input [`OR1200_MBIST_CTRL_WIDTH - 1:0] mbist_ctrl_i;
111
output mbist_so_o;
112 1063 lampret
`endif
113
 
114 504 lampret
`ifdef OR1200_NO_IC
115
 
116
//
117
// Insn cache not implemented
118
//
119
assign dataout = {dw{1'b0}};
120 1063 lampret
`ifdef OR1200_BIST
121 1214 simons
assign mbist_so_o = mbist_si_i;
122 1063 lampret
`endif
123 504 lampret
 
124
`else
125
 
126
//
127
// Instantiation of IC RAM block
128
//
129
`ifdef OR1200_IC_1W_4KB
130
or1200_spram_1024x32 ic_ram0(
131
`endif
132
`ifdef OR1200_IC_1W_8KB
133
or1200_spram_2048x32 ic_ram0(
134
`endif
135 1063 lampret
`ifdef OR1200_BIST
136
        // RAM BIST
137 1214 simons
        .mbist_si_i(mbist_si_i),
138
        .mbist_so_o(mbist_so_o),
139
        .mbist_ctrl_i(mbist_ctrl_i),
140 1063 lampret
`endif
141 504 lampret
        .clk(clk),
142
        .rst(rst),
143
        .ce(en),
144
        .we(we[0]),
145
        .oe(1'b1),
146
        .addr(addr),
147
        .di(datain),
148
        .do(dataout)
149
);
150
 
151
`endif
152
 
153
endmodule
154
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.