OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_26/] [or1200/] [rtl/] [verilog/] [or1200_ic_top.v] - Blame information for rev 1765

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 504 lampret
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200's Data Cache top level                               ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  Instantiation of all IC blocks.                             ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - make it smaller and faster                               ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47 1214 simons
// Revision 1.7.4.1  2003/07/08 15:36:37  lampret
48
// Added embedded memory QMEM.
49
//
50 1171 lampret
// Revision 1.7  2002/10/17 20:04:40  lampret
51
// Added BIST scan. Special VS RAMs need to be used to implement BIST.
52
//
53 1063 lampret
// Revision 1.6  2002/03/29 15:16:55  lampret
54
// Some of the warnings fixed.
55
//
56 788 lampret
// Revision 1.5  2002/02/11 04:33:17  lampret
57
// Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr.
58
//
59 660 lampret
// Revision 1.4  2002/02/01 19:56:54  lampret
60
// Fixed combinational loops.
61
//
62 636 lampret
// Revision 1.3  2002/01/28 01:16:00  lampret
63
// Changed 'void' nop-ops instead of insn[0] to use insn[16]. Debug unit stalls the tick timer. Prepared new flag generation for add and and insns. Blocked DC/IC while they are turned off. Fixed I/D MMU SPRs layout except WAYs. TODO: smart IC invalidate, l.j 2 and TLB ways.
64
//
65 617 lampret
// Revision 1.2  2002/01/14 06:18:22  lampret
66
// Fixed mem2reg bug in FAST implementation. Updated debug unit to work with new genpc/if.
67
//
68 562 lampret
// Revision 1.1  2002/01/03 08:16:15  lampret
69
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
70
//
71 504 lampret
// Revision 1.10  2001/10/21 17:57:16  lampret
72
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from ic.v and ic.v. Fixed CR+LF.
73
//
74
// Revision 1.9  2001/10/14 13:12:09  lampret
75
// MP3 version.
76
//
77
// Revision 1.1.1.1  2001/10/06 10:18:35  igorm
78
// no message
79
//
80
// Revision 1.4  2001/08/13 03:36:20  lampret
81
// Added cfg regs. Moved all defines into one defines.v file. More cleanup.
82
//
83
// Revision 1.3  2001/08/09 13:39:33  lampret
84
// Major clean-up.
85
//
86
// Revision 1.2  2001/07/22 03:31:53  lampret
87
// Fixed RAM's oen bug. Cache bypass under development.
88
//
89
// Revision 1.1  2001/07/20 00:46:03  lampret
90
// Development version of RTL. Libraries are missing.
91
//
92
//
93
 
94
// synopsys translate_off
95
`include "timescale.v"
96
// synopsys translate_on
97
`include "or1200_defines.v"
98
 
99
//
100
// Data cache
101
//
102
module or1200_ic_top(
103
        // Rst, clk and clock control
104
        clk, rst,
105
 
106
        // External i/f
107
        icbiu_dat_o, icbiu_adr_o, icbiu_cyc_o, icbiu_stb_o, icbiu_we_o, icbiu_sel_o, icbiu_cab_o,
108
        icbiu_dat_i, icbiu_ack_i, icbiu_err_i,
109
 
110
        // Internal i/f
111
        ic_en,
112 1171 lampret
        icqmem_adr_i, icqmem_cycstb_i, icqmem_ci_i,
113
        icqmem_sel_i, icqmem_tag_i,
114
        icqmem_dat_o, icqmem_ack_o, icqmem_rty_o, icqmem_err_o, icqmem_tag_o,
115 504 lampret
 
116 1063 lampret
`ifdef OR1200_BIST
117
        // RAM BIST
118 1214 simons
        mbist_si_i, mbist_so_o, mbist_ctrl_i,
119 1063 lampret
`endif
120
 
121 504 lampret
        // SPRs
122
        spr_cs, spr_write, spr_dat_i
123
);
124
 
125
parameter dw = `OR1200_OPERAND_WIDTH;
126
 
127
//
128
// I/O
129
//
130
 
131
//
132
// Clock and reset
133
//
134
input                           clk;
135
input                           rst;
136
 
137
//
138
// External I/F
139
//
140
output  [dw-1:0]         icbiu_dat_o;
141
output  [31:0]                   icbiu_adr_o;
142
output                          icbiu_cyc_o;
143
output                          icbiu_stb_o;
144
output                          icbiu_we_o;
145
output  [3:0]                    icbiu_sel_o;
146
output                          icbiu_cab_o;
147
input   [dw-1:0]         icbiu_dat_i;
148
input                           icbiu_ack_i;
149
input                           icbiu_err_i;
150
 
151
//
152
// Internal I/F
153
//
154
input                           ic_en;
155 1171 lampret
input   [31:0]                   icqmem_adr_i;
156
input                           icqmem_cycstb_i;
157
input                           icqmem_ci_i;
158
input   [3:0]                    icqmem_sel_i;
159
input   [3:0]                    icqmem_tag_i;
160
output  [dw-1:0]         icqmem_dat_o;
161
output                          icqmem_ack_o;
162
output                          icqmem_rty_o;
163
output                          icqmem_err_o;
164
output  [3:0]                    icqmem_tag_o;
165 504 lampret
 
166 1063 lampret
`ifdef OR1200_BIST
167 504 lampret
//
168 1063 lampret
// RAM BIST
169
//
170 1214 simons
input mbist_si_i;
171
input [`OR1200_MBIST_CTRL_WIDTH - 1:0] mbist_ctrl_i;
172
output mbist_so_o;
173 1063 lampret
`endif
174
 
175
//
176 504 lampret
// SPR access
177
//
178
input                           spr_cs;
179
input                           spr_write;
180
input   [31:0]                   spr_dat_i;
181
 
182
//
183
// Internal wires and regs
184
//
185
wire                            tag_v;
186
wire    [`OR1200_ICTAG_W-2:0]    tag;
187
wire    [dw-1:0]         to_icram;
188
wire    [dw-1:0]         from_icram;
189
wire    [31:0]                   saved_addr;
190
wire    [3:0]                    icram_we;
191
wire                            ictag_we;
192
wire    [31:0]                   ic_addr;
193
wire                            icfsm_biu_read;
194
reg                             tagcomp_miss;
195
wire    [`OR1200_ICINDXH:`OR1200_ICLS]  ictag_addr;
196
wire                            ictag_en;
197
wire                            ictag_v;
198
wire                            ic_inv;
199
wire                            icfsm_first_hit_ack;
200
wire                            icfsm_first_miss_ack;
201
wire                            icfsm_first_miss_err;
202
wire                            icfsm_burst;
203 660 lampret
wire                            icfsm_tag_we;
204 1063 lampret
`ifdef OR1200_BIST
205
//
206
// RAM BIST
207
//
208 1214 simons
wire                            mbist_ram_so;
209
wire                            mbist_tag_so;
210
wire                            mbist_ram_si = mbist_si_i;
211
wire                            mbist_tag_si = mbist_ram_so;
212
assign                          mbist_so_o = mbist_tag_so;
213 1063 lampret
`endif
214 504 lampret
 
215
//
216
// Simple assignments
217
//
218
assign icbiu_adr_o = ic_addr;
219
assign ic_inv = spr_cs & spr_write;
220 660 lampret
assign ictag_we = icfsm_tag_we | ic_inv;
221 504 lampret
assign ictag_addr = ic_inv ? spr_dat_i[`OR1200_ICINDXH:`OR1200_ICLS] : ic_addr[`OR1200_ICINDXH:`OR1200_ICLS];
222
assign ictag_en = ic_inv | ic_en;
223
assign ictag_v = ~ic_inv;
224
 
225
//
226
// Data to BIU is from ICRAM when IC is enabled or from LSU when
227
// IC is disabled
228
//
229
assign icbiu_dat_o = 32'h00000000;
230
 
231
//
232
// Bypases of the IC when IC is disabled
233
//
234 1171 lampret
assign icbiu_cyc_o = (ic_en) ? icfsm_biu_read : icqmem_cycstb_i;
235
assign icbiu_stb_o = (ic_en) ? icfsm_biu_read : icqmem_cycstb_i;
236 504 lampret
assign icbiu_we_o = 1'b0;
237 1171 lampret
assign icbiu_sel_o = (ic_en & icfsm_biu_read) ? 4'b1111 : icqmem_sel_i;
238 504 lampret
assign icbiu_cab_o = (ic_en) ? icfsm_burst : 1'b0;
239 1171 lampret
assign icqmem_rty_o = ~icqmem_ack_o & ~icqmem_err_o;
240
assign icqmem_tag_o = icqmem_err_o ? `OR1200_ITAG_BE : icqmem_tag_i;
241 504 lampret
 
242
//
243
// CPU normal and error termination
244
//
245 1171 lampret
assign icqmem_ack_o = ic_en ? (icfsm_first_hit_ack | icfsm_first_miss_ack) : icbiu_ack_i;
246
assign icqmem_err_o = ic_en ? icfsm_first_miss_err : icbiu_err_i;
247 504 lampret
 
248
//
249
// Select between claddr generated by IC FSM and addr[3:2] generated by LSU
250
//
251 1171 lampret
assign ic_addr = (icfsm_biu_read) ? saved_addr : icqmem_adr_i;
252 504 lampret
 
253
//
254
// Select between input data generated by LSU or by BIU
255
//
256
assign to_icram = icbiu_dat_i;
257
 
258
//
259
// Select between data generated by ICRAM or passed by BIU
260
//
261 1171 lampret
assign icqmem_dat_o = icfsm_first_miss_ack | !ic_en ? icbiu_dat_i : from_icram;
262 504 lampret
 
263
//
264
// Tag comparison
265
//
266
always @(tag or saved_addr or tag_v) begin
267
        if ((tag != saved_addr[31:`OR1200_ICTAGL]) || !tag_v)
268
                tagcomp_miss = 1'b1;
269
        else
270
                tagcomp_miss = 1'b0;
271
end
272
 
273
//
274
// Instantiation of IC Finite State Machine
275
//
276
or1200_ic_fsm or1200_ic_fsm(
277
        .clk(clk),
278
        .rst(rst),
279
        .ic_en(ic_en),
280 1171 lampret
        .icqmem_cycstb_i(icqmem_cycstb_i),
281
        .icqmem_ci_i(icqmem_ci_i),
282 504 lampret
        .tagcomp_miss(tagcomp_miss),
283
        .biudata_valid(icbiu_ack_i),
284
        .biudata_error(icbiu_err_i),
285 1171 lampret
        .start_addr(icqmem_adr_i),
286 504 lampret
        .saved_addr(saved_addr),
287
        .icram_we(icram_we),
288
        .biu_read(icfsm_biu_read),
289
        .first_hit_ack(icfsm_first_hit_ack),
290
        .first_miss_ack(icfsm_first_miss_ack),
291
        .first_miss_err(icfsm_first_miss_err),
292 660 lampret
        .burst(icfsm_burst),
293
        .tag_we(icfsm_tag_we)
294 504 lampret
);
295
 
296
//
297
// Instantiation of IC main memory
298
//
299
or1200_ic_ram or1200_ic_ram(
300
        .clk(clk),
301
        .rst(rst),
302 1063 lampret
`ifdef OR1200_BIST
303
        // RAM BIST
304 1214 simons
        .mbist_si_i(mbist_ram_si),
305
        .mbist_so_o(mbist_ram_so),
306
        .mbist_ctrl_i(mbist_ctrl_i),
307 1063 lampret
`endif
308 504 lampret
        .addr(ic_addr[`OR1200_ICINDXH:2]),
309
        .en(ic_en),
310
        .we(icram_we),
311
        .datain(to_icram),
312
        .dataout(from_icram)
313
);
314
 
315
//
316
// Instantiation of IC TAG memory
317
//
318
or1200_ic_tag or1200_ic_tag(
319
        .clk(clk),
320
        .rst(rst),
321 1063 lampret
`ifdef OR1200_BIST
322
        // RAM BIST
323 1214 simons
        .mbist_si_i(mbist_tag_si),
324
        .mbist_so_o(mbist_tag_so),
325
        .mbist_ctrl_i(mbist_ctrl_i),
326 1063 lampret
`endif
327 504 lampret
        .addr(ictag_addr),
328
        .en(ictag_en),
329
        .we(ictag_we),
330
        .datain({ic_addr[31:`OR1200_ICTAGL], ictag_v}),
331
        .tag_v(tag_v),
332
        .tag(tag)
333
);
334
 
335
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.