OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_26/] [or1200/] [rtl/] [verilog/] [or1200_lsu.v] - Blame information for rev 1765

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 504 lampret
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200's Load/Store unit                                    ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  Interface between CPU and DC.                               ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - make it smaller and faster                               ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47 788 lampret
// Revision 1.3  2002/02/11 04:33:17  lampret
48
// Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr.
49
//
50 660 lampret
// Revision 1.2  2002/01/18 07:56:00  lampret
51
// No more low/high priority interrupts (PICPR removed). Added tick timer exception. Added exception prefix (SR[EPH]). Fixed single-step bug whenreading NPC.
52
//
53 589 lampret
// Revision 1.1  2002/01/03 08:16:15  lampret
54
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
55
//
56 504 lampret
// Revision 1.9  2001/11/30 18:59:47  simons
57
// *** empty log message ***
58
//
59
// Revision 1.8  2001/10/21 17:57:16  lampret
60
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
61
//
62
// Revision 1.7  2001/10/14 13:12:09  lampret
63
// MP3 version.
64
//
65
// Revision 1.1.1.1  2001/10/06 10:18:36  igorm
66
// no message
67
//
68
// Revision 1.2  2001/08/09 13:39:33  lampret
69
// Major clean-up.
70
//
71
// Revision 1.1  2001/07/20 00:46:03  lampret
72
// Development version of RTL. Libraries are missing.
73
//
74
//
75
 
76
// synopsys translate_off
77
`include "timescale.v"
78
// synopsys translate_on
79
`include "or1200_defines.v"
80
 
81
module or1200_lsu(
82
 
83
        // Internal i/f
84
        addrbase, addrofs, lsu_op, lsu_datain, lsu_dataout, lsu_stall, lsu_unstall,
85 788 lampret
        du_stall, except_align, except_dtlbmiss, except_dmmufault, except_dbuserr,
86 504 lampret
 
87
        // External i/f to DC
88 660 lampret
        dcpu_adr_o, dcpu_cycstb_o, dcpu_we_o, dcpu_sel_o, dcpu_tag_o, dcpu_dat_o,
89 504 lampret
        dcpu_dat_i, dcpu_ack_i, dcpu_rty_i, dcpu_err_i, dcpu_tag_i
90
);
91
 
92
parameter dw = `OR1200_OPERAND_WIDTH;
93
parameter aw = `OR1200_REGFILE_ADDR_WIDTH;
94
 
95
//
96
// I/O
97
//
98
 
99
//
100
// Internal i/f
101
//
102
input   [31:0]                   addrbase;
103
input   [31:0]                   addrofs;
104
input   [`OR1200_LSUOP_WIDTH-1:0]        lsu_op;
105
input   [dw-1:0]         lsu_datain;
106
output  [dw-1:0]         lsu_dataout;
107
output                          lsu_stall;
108
output                          lsu_unstall;
109
input                           du_stall;
110
output                          except_align;
111
output                          except_dtlbmiss;
112
output                          except_dmmufault;
113
output                          except_dbuserr;
114
 
115
//
116
// External i/f to DC
117
//
118
output  [31:0]                   dcpu_adr_o;
119 660 lampret
output                          dcpu_cycstb_o;
120 504 lampret
output                          dcpu_we_o;
121
output  [3:0]                    dcpu_sel_o;
122
output  [3:0]                    dcpu_tag_o;
123
output  [31:0]                   dcpu_dat_o;
124
input   [31:0]                   dcpu_dat_i;
125
input                           dcpu_ack_i;
126
input                           dcpu_rty_i;
127
input                           dcpu_err_i;
128
input   [3:0]                    dcpu_tag_i;
129
 
130
//
131
// Internal wires/regs
132
//
133
reg     [3:0]                    dcpu_sel_o;
134
 
135
//
136
// Internal I/F assignments
137
//
138 660 lampret
assign lsu_stall = dcpu_rty_i & dcpu_cycstb_o;
139 504 lampret
assign lsu_unstall = dcpu_ack_i;
140
assign except_align = ((lsu_op == `OR1200_LSUOP_SH) | (lsu_op == `OR1200_LSUOP_LHZ) | (lsu_op == `OR1200_LSUOP_LHS)) & dcpu_adr_o[0]
141
                |  ((lsu_op == `OR1200_LSUOP_SW) | (lsu_op == `OR1200_LSUOP_LWZ) | (lsu_op == `OR1200_LSUOP_LWS)) & |dcpu_adr_o[1:0];
142
assign except_dtlbmiss = dcpu_err_i & (dcpu_tag_i == `OR1200_DTAG_TE);
143
assign except_dmmufault = dcpu_err_i & (dcpu_tag_i == `OR1200_DTAG_PE);
144
assign except_dbuserr = dcpu_err_i & (dcpu_tag_i == `OR1200_DTAG_BE);
145
 
146
//
147
// External I/F assignments
148
//
149
assign dcpu_adr_o = addrbase + addrofs;
150 660 lampret
assign dcpu_cycstb_o = du_stall | lsu_unstall ? 1'b0 : |lsu_op;
151 504 lampret
assign dcpu_we_o = lsu_op[3];
152 660 lampret
assign dcpu_tag_o = dcpu_cycstb_o ? `OR1200_DTAG_ND : `OR1200_DTAG_IDLE;
153 504 lampret
always @(lsu_op or dcpu_adr_o)
154
        casex({lsu_op, dcpu_adr_o[1:0]})
155
                {`OR1200_LSUOP_SB, 2'b00} : dcpu_sel_o = 4'b1000;
156
                {`OR1200_LSUOP_SB, 2'b01} : dcpu_sel_o = 4'b0100;
157
                {`OR1200_LSUOP_SB, 2'b10} : dcpu_sel_o = 4'b0010;
158
                {`OR1200_LSUOP_SB, 2'b11} : dcpu_sel_o = 4'b0001;
159
                {`OR1200_LSUOP_SH, 2'b00} : dcpu_sel_o = 4'b1100;
160
                {`OR1200_LSUOP_SH, 2'b10} : dcpu_sel_o = 4'b0011;
161
                {`OR1200_LSUOP_SW, 2'b00} : dcpu_sel_o = 4'b1111;
162
                {`OR1200_LSUOP_LBZ, 2'b00}, {`OR1200_LSUOP_LBS, 2'b00} : dcpu_sel_o = 4'b1000;
163
                {`OR1200_LSUOP_LBZ, 2'b01}, {`OR1200_LSUOP_LBS, 2'b01} : dcpu_sel_o = 4'b0100;
164
                {`OR1200_LSUOP_LBZ, 2'b10}, {`OR1200_LSUOP_LBS, 2'b10} : dcpu_sel_o = 4'b0010;
165
                {`OR1200_LSUOP_LBZ, 2'b11}, {`OR1200_LSUOP_LBS, 2'b11} : dcpu_sel_o = 4'b0001;
166
                {`OR1200_LSUOP_LHZ, 2'b00}, {`OR1200_LSUOP_LHS, 2'b00} : dcpu_sel_o = 4'b1100;
167
                {`OR1200_LSUOP_LHZ, 2'b10}, {`OR1200_LSUOP_LHS, 2'b10} : dcpu_sel_o = 4'b0011;
168
                {`OR1200_LSUOP_LWZ, 2'b00}, {`OR1200_LSUOP_LWS, 2'b00} : dcpu_sel_o = 4'b1111;
169
                default : dcpu_sel_o = 4'b0000;
170
        endcase
171
 
172
//
173
// Instantiation of Memory-to-regfile aligner
174
//
175
or1200_mem2reg or1200_mem2reg(
176
        .addr(dcpu_adr_o[1:0]),
177
        .lsu_op(lsu_op),
178
        .memdata(dcpu_dat_i),
179
        .regdata(lsu_dataout)
180
);
181
 
182
//
183
// Instantiation of Regfile-to-memory aligner
184
//
185
or1200_reg2mem or1200_reg2mem(
186
        .addr(dcpu_adr_o[1:0]),
187
        .lsu_op(lsu_op),
188
        .regdata(lsu_datain),
189
        .memdata(dcpu_dat_o)
190
);
191
 
192
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.