OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_26/] [or1200/] [rtl/] [verilog/] [or1200_top.v] - Blame information for rev 1226

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 504 lampret
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200 Top Level                                            ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  OR1200 Top Level                                            ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - make it smaller and faster                               ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47 1226 markom
// Revision 1.10.4.4  2003/12/09 11:46:49  simons
48
// Mbist nameing changed, Artisan ram instance signal names fixed, some synthesis waning fixed.
49
//
50 1214 simons
// Revision 1.10.4.3  2003/12/05 00:08:44  lampret
51
// Fixed instantiation name.
52
//
53 1209 lampret
// Revision 1.10.4.2  2003/07/11 01:10:35  lampret
54
// Added three missing wire declarations. No functional changes.
55
//
56 1175 lampret
// Revision 1.10.4.1  2003/07/08 15:36:37  lampret
57
// Added embedded memory QMEM.
58
//
59 1171 lampret
// Revision 1.10  2002/12/08 08:57:56  lampret
60
// Added optional support for WB B3 specification (xwb_cti_o, xwb_bte_o). Made xwb_cab_o optional.
61
//
62 1104 lampret
// Revision 1.9  2002/10/17 20:04:41  lampret
63
// Added BIST scan. Special VS RAMs need to be used to implement BIST.
64
//
65 1063 lampret
// Revision 1.8  2002/08/18 19:54:22  lampret
66
// Added store buffer.
67
//
68 977 lampret
// Revision 1.7  2002/07/14 22:17:17  lampret
69
// Added simple trace buffer [only for Xilinx Virtex target]. Fixed instruction fetch abort when new exception is recognized.
70
//
71 895 lampret
// Revision 1.6  2002/03/29 15:16:56  lampret
72
// Some of the warnings fixed.
73
//
74 788 lampret
// Revision 1.5  2002/02/11 04:33:17  lampret
75
// Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr.
76
//
77 660 lampret
// Revision 1.4  2002/02/01 19:56:55  lampret
78
// Fixed combinational loops.
79
//
80 636 lampret
// Revision 1.3  2002/01/28 01:16:00  lampret
81
// Changed 'void' nop-ops instead of insn[0] to use insn[16]. Debug unit stalls the tick timer. Prepared new flag generation for add and and insns. Blocked DC/IC while they are turned off. Fixed I/D MMU SPRs layout except WAYs. TODO: smart IC invalidate, l.j 2 and TLB ways.
82
//
83 617 lampret
// Revision 1.2  2002/01/18 07:56:00  lampret
84
// No more low/high priority interrupts (PICPR removed). Added tick timer exception. Added exception prefix (SR[EPH]). Fixed single-step bug whenreading NPC.
85
//
86 589 lampret
// Revision 1.1  2002/01/03 08:16:15  lampret
87
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
88
//
89 504 lampret
// Revision 1.13  2001/11/23 08:38:51  lampret
90
// Changed DSR/DRR behavior and exception detection.
91
//
92
// Revision 1.12  2001/11/20 00:57:22  lampret
93
// Fixed width of du_except.
94
//
95
// Revision 1.11  2001/11/18 08:36:28  lampret
96
// For GDB changed single stepping and disabled trap exception.
97
//
98
// Revision 1.10  2001/10/21 17:57:16  lampret
99
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
100
//
101
// Revision 1.9  2001/10/14 13:12:10  lampret
102
// MP3 version.
103
//
104
// Revision 1.1.1.1  2001/10/06 10:18:35  igorm
105
// no message
106
//
107
// Revision 1.4  2001/08/13 03:36:20  lampret
108
// Added cfg regs. Moved all defines into one defines.v file. More cleanup.
109
//
110
// Revision 1.3  2001/08/09 13:39:33  lampret
111
// Major clean-up.
112
//
113
// Revision 1.2  2001/07/22 03:31:54  lampret
114
// Fixed RAM's oen bug. Cache bypass under development.
115
//
116
// Revision 1.1  2001/07/20 00:46:21  lampret
117
// Development version of RTL. Libraries are missing.
118
//
119
//
120
 
121
// synopsys translate_off
122
`include "timescale.v"
123
// synopsys translate_on
124
`include "or1200_defines.v"
125
 
126
module or1200_top(
127
        // System
128
        clk_i, rst_i, pic_ints_i, clmode_i,
129
 
130
        // Instruction WISHBONE INTERFACE
131
        iwb_clk_i, iwb_rst_i, iwb_ack_i, iwb_err_i, iwb_rty_i, iwb_dat_i,
132 1104 lampret
        iwb_cyc_o, iwb_adr_o, iwb_stb_o, iwb_we_o, iwb_sel_o, iwb_dat_o,
133
`ifdef OR1200_WB_CAB
134
        iwb_cab_o,
135
`endif
136
`ifdef OR1200_WB_B3
137
        iwb_cti_o, iwb_bte_o,
138
`endif
139 504 lampret
        // Data WISHBONE INTERFACE
140
        dwb_clk_i, dwb_rst_i, dwb_ack_i, dwb_err_i, dwb_rty_i, dwb_dat_i,
141 1104 lampret
        dwb_cyc_o, dwb_adr_o, dwb_stb_o, dwb_we_o, dwb_sel_o, dwb_dat_o,
142
`ifdef OR1200_WB_CAB
143
        dwb_cab_o,
144
`endif
145
`ifdef OR1200_WB_B3
146
        dwb_cti_o, dwb_bte_o,
147
`endif
148 504 lampret
 
149
        // External Debug Interface
150 1226 markom
        dbg_stall_i, dbg_ewt_i, dbg_lss_o, dbg_is_o, dbg_wp_o, dbg_bp_o,
151
        dbg_stb_i, dbg_we_i, dbg_adr_i, dbg_dat_i, dbg_dat_o, dbg_ack_o,
152 504 lampret
 
153 1063 lampret
`ifdef OR1200_BIST
154
        // RAM BIST
155 1214 simons
        mbist_si_i, mbist_so_o, mbist_ctrl_i,
156 1063 lampret
`endif
157 504 lampret
        // Power Management
158
        pm_cpustall_i,
159
        pm_clksd_o, pm_dc_gate_o, pm_ic_gate_o, pm_dmmu_gate_o,
160
        pm_immu_gate_o, pm_tt_gate_o, pm_cpu_gate_o, pm_wakeup_o, pm_lvolt_o
161
 
162
);
163
 
164
parameter dw = `OR1200_OPERAND_WIDTH;
165
parameter aw = `OR1200_OPERAND_WIDTH;
166
parameter ppic_ints = `OR1200_PIC_INTS;
167
 
168
//
169
// I/O
170
//
171
 
172
//
173
// System
174
//
175
input                   clk_i;
176
input                   rst_i;
177
input   [1:0]            clmode_i;       // 00 WB=RISC, 01 WB=RISC/2, 10 N/A, 11 WB=RISC/4
178
input   [ppic_ints-1:0]  pic_ints_i;
179
 
180
//
181
// Instruction WISHBONE interface
182
//
183
input                   iwb_clk_i;      // clock input
184
input                   iwb_rst_i;      // reset input
185
input                   iwb_ack_i;      // normal termination
186
input                   iwb_err_i;      // termination w/ error
187
input                   iwb_rty_i;      // termination w/ retry
188
input   [dw-1:0] iwb_dat_i;      // input data bus
189
output                  iwb_cyc_o;      // cycle valid output
190
output  [aw-1:0] iwb_adr_o;      // address bus outputs
191
output                  iwb_stb_o;      // strobe output
192
output                  iwb_we_o;       // indicates write transfer
193
output  [3:0]            iwb_sel_o;      // byte select outputs
194 1104 lampret
output  [dw-1:0] iwb_dat_o;      // output data bus
195
`ifdef OR1200_WB_CAB
196 504 lampret
output                  iwb_cab_o;      // indicates consecutive address burst
197 1104 lampret
`endif
198
`ifdef OR1200_WB_B3
199
output  [2:0]            iwb_cti_o;      // cycle type identifier
200
output  [1:0]            iwb_bte_o;      // burst type extension
201
`endif
202 504 lampret
 
203
//
204
// Data WISHBONE interface
205
//
206
input                   dwb_clk_i;      // clock input
207
input                   dwb_rst_i;      // reset input
208
input                   dwb_ack_i;      // normal termination
209
input                   dwb_err_i;      // termination w/ error
210
input                   dwb_rty_i;      // termination w/ retry
211
input   [dw-1:0] dwb_dat_i;      // input data bus
212
output                  dwb_cyc_o;      // cycle valid output
213
output  [aw-1:0] dwb_adr_o;      // address bus outputs
214
output                  dwb_stb_o;      // strobe output
215
output                  dwb_we_o;       // indicates write transfer
216
output  [3:0]            dwb_sel_o;      // byte select outputs
217 1104 lampret
output  [dw-1:0] dwb_dat_o;      // output data bus
218
`ifdef OR1200_WB_CAB
219 504 lampret
output                  dwb_cab_o;      // indicates consecutive address burst
220 1104 lampret
`endif
221
`ifdef OR1200_WB_B3
222
output  [2:0]            dwb_cti_o;      // cycle type identifier
223
output  [1:0]            dwb_bte_o;      // burst type extension
224
`endif
225 504 lampret
 
226
//
227
// External Debug Interface
228
//
229
input                   dbg_stall_i;    // External Stall Input
230
input                   dbg_ewt_i;      // External Watchpoint Trigger Input
231
output  [3:0]            dbg_lss_o;      // External Load/Store Unit Status
232
output  [1:0]            dbg_is_o;       // External Insn Fetch Status
233
output  [10:0]           dbg_wp_o;       // Watchpoints Outputs
234
output                  dbg_bp_o;       // Breakpoint Output
235 1226 markom
input                   dbg_stb_i;      // External Address/Data Strobe
236
input                   dbg_we_i;       // External Write Enable
237
input   [aw-1:0] dbg_adr_i;      // External Address Input
238
input   [dw-1:0] dbg_dat_i;      // External Data Input
239 504 lampret
output  [dw-1:0] dbg_dat_o;      // External Data Output
240 1226 markom
output                  dbg_ack_i;      // External Data Acknowledge (not WB compatible)
241 504 lampret
 
242 1063 lampret
`ifdef OR1200_BIST
243 504 lampret
//
244 1063 lampret
// RAM BIST
245
//
246 1214 simons
input mbist_si_i;
247
input [`OR1200_MBIST_CTRL_WIDTH - 1:0] mbist_ctrl_i;
248
output mbist_so_o;
249 1063 lampret
`endif
250
 
251
//
252 504 lampret
// Power Management
253
//
254
input                   pm_cpustall_i;
255
output  [3:0]            pm_clksd_o;
256
output                  pm_dc_gate_o;
257
output                  pm_ic_gate_o;
258
output                  pm_dmmu_gate_o;
259
output                  pm_immu_gate_o;
260
output                  pm_tt_gate_o;
261
output                  pm_cpu_gate_o;
262
output                  pm_wakeup_o;
263
output                  pm_lvolt_o;
264
 
265
 
266
//
267
// Internal wires and regs
268
//
269
 
270
//
271 977 lampret
// DC to SB
272 504 lampret
//
273 977 lampret
wire    [dw-1:0] dcsb_dat_dc;
274
wire    [aw-1:0] dcsb_adr_dc;
275
wire                    dcsb_cyc_dc;
276
wire                    dcsb_stb_dc;
277
wire                    dcsb_we_dc;
278
wire    [3:0]            dcsb_sel_dc;
279
wire                    dcsb_cab_dc;
280
wire    [dw-1:0] dcsb_dat_sb;
281
wire                    dcsb_ack_sb;
282
wire                    dcsb_err_sb;
283 504 lampret
 
284
//
285 977 lampret
// SB to BIU
286
//
287
wire    [dw-1:0] sbbiu_dat_sb;
288
wire    [aw-1:0] sbbiu_adr_sb;
289
wire                    sbbiu_cyc_sb;
290
wire                    sbbiu_stb_sb;
291
wire                    sbbiu_we_sb;
292
wire    [3:0]            sbbiu_sel_sb;
293
wire                    sbbiu_cab_sb;
294
wire    [dw-1:0] sbbiu_dat_biu;
295
wire                    sbbiu_ack_biu;
296
wire                    sbbiu_err_biu;
297
 
298
//
299 504 lampret
// IC to BIU
300
//
301
wire    [dw-1:0] icbiu_dat_ic;
302
wire    [aw-1:0] icbiu_adr_ic;
303
wire                    icbiu_cyc_ic;
304
wire                    icbiu_stb_ic;
305
wire                    icbiu_we_ic;
306
wire    [3:0]            icbiu_sel_ic;
307
wire    [3:0]            icbiu_tag_ic;
308 1175 lampret
wire                    icbiu_cab_ic;
309 504 lampret
wire    [dw-1:0] icbiu_dat_biu;
310
wire                    icbiu_ack_biu;
311
wire                    icbiu_err_biu;
312
wire    [3:0]            icbiu_tag_biu;
313
 
314
//
315
// CPU's SPR access to various RISC units (shared wires)
316
//
317
wire                    supv;
318
wire    [aw-1:0] spr_addr;
319
wire    [dw-1:0] spr_dat_cpu;
320
wire    [31:0]           spr_cs;
321
wire                    spr_we;
322
 
323
//
324
// DMMU and CPU
325
//
326
wire                    dmmu_en;
327
wire    [31:0]           spr_dat_dmmu;
328
 
329
//
330 1171 lampret
// DMMU and QMEM
331 504 lampret
//
332 1171 lampret
wire                    qmemdmmu_err_qmem;
333
wire    [3:0]            qmemdmmu_tag_qmem;
334
wire    [aw-1:0] qmemdmmu_adr_dmmu;
335
wire                    qmemdmmu_cycstb_dmmu;
336
wire                    qmemdmmu_ci_dmmu;
337 504 lampret
 
338
//
339
// CPU and data memory subsystem
340
//
341
wire                    dc_en;
342
wire    [31:0]           dcpu_adr_cpu;
343 1175 lampret
wire                    dcpu_cycstb_cpu;
344 504 lampret
wire                    dcpu_we_cpu;
345
wire    [3:0]            dcpu_sel_cpu;
346
wire    [3:0]            dcpu_tag_cpu;
347
wire    [31:0]           dcpu_dat_cpu;
348 1171 lampret
wire    [31:0]           dcpu_dat_qmem;
349
wire                    dcpu_ack_qmem;
350
wire                    dcpu_rty_qmem;
351 504 lampret
wire                    dcpu_err_dmmu;
352
wire    [3:0]            dcpu_tag_dmmu;
353
 
354
//
355
// IMMU and CPU
356
//
357
wire                    immu_en;
358
wire    [31:0]           spr_dat_immu;
359
 
360
//
361
// CPU and insn memory subsystem
362
//
363
wire                    ic_en;
364
wire    [31:0]           icpu_adr_cpu;
365 660 lampret
wire                    icpu_cycstb_cpu;
366 504 lampret
wire    [3:0]            icpu_sel_cpu;
367
wire    [3:0]            icpu_tag_cpu;
368 1171 lampret
wire    [31:0]           icpu_dat_qmem;
369
wire                    icpu_ack_qmem;
370 504 lampret
wire    [31:0]           icpu_adr_immu;
371
wire                    icpu_err_immu;
372
wire    [3:0]            icpu_tag_immu;
373 1175 lampret
wire                    icpu_rty_immu;
374 504 lampret
 
375
//
376 1171 lampret
// IMMU and QMEM
377 504 lampret
//
378 1171 lampret
wire    [aw-1:0] qmemimmu_adr_immu;
379
wire                    qmemimmu_rty_qmem;
380
wire                    qmemimmu_err_qmem;
381
wire    [3:0]            qmemimmu_tag_qmem;
382
wire                    qmemimmu_cycstb_immu;
383
wire                    qmemimmu_ci_immu;
384 504 lampret
 
385
//
386 1171 lampret
// QMEM and IC
387
//
388
wire    [aw-1:0] icqmem_adr_qmem;
389
wire                    icqmem_rty_ic;
390
wire                    icqmem_err_ic;
391
wire    [3:0]            icqmem_tag_ic;
392
wire                    icqmem_cycstb_qmem;
393
wire                    icqmem_ci_qmem;
394
wire    [31:0]           icqmem_dat_ic;
395
wire                    icqmem_ack_ic;
396
 
397
//
398
// QMEM and DC
399
//
400
wire    [aw-1:0] dcqmem_adr_qmem;
401
wire                    dcqmem_rty_dc;
402
wire                    dcqmem_err_dc;
403
wire    [3:0]            dcqmem_tag_dc;
404
wire                    dcqmem_cycstb_qmem;
405
wire                    dcqmem_ci_qmem;
406
wire    [31:0]           dcqmem_dat_dc;
407
wire    [31:0]           dcqmem_dat_qmem;
408
wire                    dcqmem_we_qmem;
409
wire    [3:0]            dcqmem_sel_qmem;
410
wire                    dcqmem_ack_dc;
411
 
412
//
413 504 lampret
// Connection between CPU and PIC
414
//
415
wire    [dw-1:0] spr_dat_pic;
416
wire                    pic_wakeup;
417 589 lampret
wire                    sig_int;
418 504 lampret
 
419
//
420
// Connection between CPU and PM
421
//
422
wire    [dw-1:0] spr_dat_pm;
423
 
424
//
425
// CPU and TT
426
//
427
wire    [dw-1:0] spr_dat_tt;
428 589 lampret
wire                    sig_tick;
429 504 lampret
 
430
//
431
// Debug port and caches/MMUs
432
//
433
wire    [dw-1:0] spr_dat_du;
434
wire                    du_stall;
435
wire    [dw-1:0] du_addr;
436
wire    [dw-1:0] du_dat_du;
437
wire                    du_read;
438
wire                    du_write;
439
wire    [12:0]           du_except;
440
wire    [`OR1200_DU_DSR_WIDTH-1:0]     du_dsr;
441 636 lampret
wire    [dw-1:0] du_dat_cpu;
442 504 lampret
 
443
wire                    ex_freeze;
444
wire    [31:0]           ex_insn;
445
wire    [`OR1200_BRANCHOP_WIDTH-1:0]     branch_op;
446 895 lampret
wire    [31:0]           spr_dat_npc;
447
wire    [31:0]           rf_dataw;
448 504 lampret
 
449 1063 lampret
`ifdef OR1200_BIST
450
//
451
// RAM BIST
452
//
453 1214 simons
wire                    mbist_immu_so;
454
wire                    mbist_ic_so;
455
wire                    mbist_dmmu_so;
456
wire                    mbist_dc_so;
457
wire      mbist_qmem_so;
458
wire                    mbist_immu_si = mbist_si_i;
459
wire                    mbist_ic_si = mbist_immu_so;
460
wire                    mbist_qmem_si = mbist_ic_so;
461
wire                    mbist_dmmu_si = mbist_qmem_so;
462
wire                    mbist_dc_si = mbist_dmmu_so;
463
assign                  mbist_so_o = mbist_dc_so;
464 1063 lampret
`endif
465 895 lampret
 
466 1214 simons
wire  [3:0] icqmem_sel_qmem;
467
wire  [3:0] icqmem_tag_qmem;
468
wire  [3:0] dcqmem_tag_qmem;
469 1063 lampret
 
470 504 lampret
//
471
// Instantiation of Instruction WISHBONE BIU
472
//
473 1209 lampret
or1200_iwb_biu iwb_biu(
474 504 lampret
        // RISC clk, rst and clock control
475
        .clk(clk_i),
476
        .rst(rst_i),
477
        .clmode(clmode_i),
478
 
479
        // WISHBONE interface
480
        .wb_clk_i(iwb_clk_i),
481
        .wb_rst_i(iwb_rst_i),
482
        .wb_ack_i(iwb_ack_i),
483
        .wb_err_i(iwb_err_i),
484
        .wb_rty_i(iwb_rty_i),
485
        .wb_dat_i(iwb_dat_i),
486
        .wb_cyc_o(iwb_cyc_o),
487
        .wb_adr_o(iwb_adr_o),
488
        .wb_stb_o(iwb_stb_o),
489
        .wb_we_o(iwb_we_o),
490
        .wb_sel_o(iwb_sel_o),
491 1104 lampret
        .wb_dat_o(iwb_dat_o),
492
`ifdef OR1200_WB_CAB
493 504 lampret
        .wb_cab_o(iwb_cab_o),
494 1104 lampret
`endif
495
`ifdef OR1200_WB_B3
496
        .wb_cti_o(iwb_cti_o),
497
        .wb_bte_o(iwb_bte_o),
498
`endif
499 504 lampret
 
500
        // Internal RISC bus
501
        .biu_dat_i(icbiu_dat_ic),
502
        .biu_adr_i(icbiu_adr_ic),
503
        .biu_cyc_i(icbiu_cyc_ic),
504
        .biu_stb_i(icbiu_stb_ic),
505
        .biu_we_i(icbiu_we_ic),
506
        .biu_sel_i(icbiu_sel_ic),
507
        .biu_cab_i(icbiu_cab_ic),
508
        .biu_dat_o(icbiu_dat_biu),
509
        .biu_ack_o(icbiu_ack_biu),
510
        .biu_err_o(icbiu_err_biu)
511
);
512
 
513
//
514
// Instantiation of Data WISHBONE BIU
515
//
516
or1200_wb_biu dwb_biu(
517
        // RISC clk, rst and clock control
518
        .clk(clk_i),
519
        .rst(rst_i),
520
        .clmode(clmode_i),
521
 
522
        // WISHBONE interface
523
        .wb_clk_i(dwb_clk_i),
524
        .wb_rst_i(dwb_rst_i),
525
        .wb_ack_i(dwb_ack_i),
526
        .wb_err_i(dwb_err_i),
527
        .wb_rty_i(dwb_rty_i),
528
        .wb_dat_i(dwb_dat_i),
529
        .wb_cyc_o(dwb_cyc_o),
530
        .wb_adr_o(dwb_adr_o),
531
        .wb_stb_o(dwb_stb_o),
532
        .wb_we_o(dwb_we_o),
533
        .wb_sel_o(dwb_sel_o),
534 1104 lampret
        .wb_dat_o(dwb_dat_o),
535
`ifdef OR1200_WB_CAB
536 504 lampret
        .wb_cab_o(dwb_cab_o),
537 1104 lampret
`endif
538
`ifdef OR1200_WB_B3
539
        .wb_cti_o(dwb_cti_o),
540
        .wb_bte_o(dwb_bte_o),
541
`endif
542 504 lampret
 
543
        // Internal RISC bus
544 977 lampret
        .biu_dat_i(sbbiu_dat_sb),
545
        .biu_adr_i(sbbiu_adr_sb),
546
        .biu_cyc_i(sbbiu_cyc_sb),
547
        .biu_stb_i(sbbiu_stb_sb),
548
        .biu_we_i(sbbiu_we_sb),
549
        .biu_sel_i(sbbiu_sel_sb),
550
        .biu_cab_i(sbbiu_cab_sb),
551
        .biu_dat_o(sbbiu_dat_biu),
552
        .biu_ack_o(sbbiu_ack_biu),
553
        .biu_err_o(sbbiu_err_biu)
554 504 lampret
);
555
 
556
//
557
// Instantiation of IMMU
558
//
559
or1200_immu_top or1200_immu_top(
560
        // Rst and clk
561
        .clk(clk_i),
562
        .rst(rst_i),
563
 
564 1063 lampret
`ifdef OR1200_BIST
565
        // RAM BIST
566 1214 simons
        .mbist_si_i(mbist_immu_si),
567
        .mbist_so_o(mbist_immu_so),
568
        .mbist_ctrl_i(mbist_ctrl_i),
569 1063 lampret
`endif
570
 
571 1171 lampret
        // CPU and IMMU
572 504 lampret
        .ic_en(ic_en),
573
        .immu_en(immu_en),
574
        .supv(supv),
575
        .icpu_adr_i(icpu_adr_cpu),
576 660 lampret
        .icpu_cycstb_i(icpu_cycstb_cpu),
577 504 lampret
        .icpu_adr_o(icpu_adr_immu),
578
        .icpu_tag_o(icpu_tag_immu),
579 617 lampret
        .icpu_rty_o(icpu_rty_immu),
580 504 lampret
        .icpu_err_o(icpu_err_immu),
581
 
582
        // SPR access
583
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_IMMU]),
584
        .spr_write(spr_we),
585
        .spr_addr(spr_addr),
586
        .spr_dat_i(spr_dat_cpu),
587
        .spr_dat_o(spr_dat_immu),
588
 
589 1171 lampret
        // QMEM and IMMU
590
        .qmemimmu_rty_i(qmemimmu_rty_qmem),
591
        .qmemimmu_err_i(qmemimmu_err_qmem),
592
        .qmemimmu_tag_i(qmemimmu_tag_qmem),
593
        .qmemimmu_adr_o(qmemimmu_adr_immu),
594
        .qmemimmu_cycstb_o(qmemimmu_cycstb_immu),
595
        .qmemimmu_ci_o(qmemimmu_ci_immu)
596 504 lampret
);
597
 
598
//
599
// Instantiation of Instruction Cache
600
//
601
or1200_ic_top or1200_ic_top(
602
        .clk(clk_i),
603
        .rst(rst_i),
604
 
605 1063 lampret
`ifdef OR1200_BIST
606
        // RAM BIST
607 1214 simons
        .mbist_si_i(mbist_ic_si),
608
        .mbist_so_o(mbist_ic_so),
609
        .mbist_ctrl_i(mbist_ctrl_i),
610 1063 lampret
`endif
611
 
612 1171 lampret
        // IC and QMEM
613 504 lampret
        .ic_en(ic_en),
614 1171 lampret
        .icqmem_adr_i(icqmem_adr_qmem),
615
        .icqmem_cycstb_i(icqmem_cycstb_qmem),
616
        .icqmem_ci_i(icqmem_ci_qmem),
617
        .icqmem_sel_i(icqmem_sel_qmem),
618
        .icqmem_tag_i(icqmem_tag_qmem),
619
        .icqmem_dat_o(icqmem_dat_ic),
620
        .icqmem_ack_o(icqmem_ack_ic),
621
        .icqmem_rty_o(icqmem_rty_ic),
622
        .icqmem_err_o(icqmem_err_ic),
623
        .icqmem_tag_o(icqmem_tag_ic),
624 504 lampret
 
625
        // SPR access
626
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_IC]),
627
        .spr_write(spr_we),
628
        .spr_dat_i(spr_dat_cpu),
629
 
630
        // IC and BIU
631
        .icbiu_dat_o(icbiu_dat_ic),
632
        .icbiu_adr_o(icbiu_adr_ic),
633
        .icbiu_cyc_o(icbiu_cyc_ic),
634
        .icbiu_stb_o(icbiu_stb_ic),
635
        .icbiu_we_o(icbiu_we_ic),
636
        .icbiu_sel_o(icbiu_sel_ic),
637
        .icbiu_cab_o(icbiu_cab_ic),
638
        .icbiu_dat_i(icbiu_dat_biu),
639
        .icbiu_ack_i(icbiu_ack_biu),
640
        .icbiu_err_i(icbiu_err_biu)
641
);
642
 
643
//
644
// Instantiation of Instruction Cache
645
//
646
or1200_cpu or1200_cpu(
647
        .clk(clk_i),
648
        .rst(rst_i),
649
 
650 1171 lampret
        // Connection QMEM and IFETCHER inside CPU
651 504 lampret
        .ic_en(ic_en),
652
        .icpu_adr_o(icpu_adr_cpu),
653 660 lampret
        .icpu_cycstb_o(icpu_cycstb_cpu),
654 504 lampret
        .icpu_sel_o(icpu_sel_cpu),
655
        .icpu_tag_o(icpu_tag_cpu),
656 1171 lampret
        .icpu_dat_i(icpu_dat_qmem),
657
        .icpu_ack_i(icpu_ack_qmem),
658 617 lampret
        .icpu_rty_i(icpu_rty_immu),
659 504 lampret
        .icpu_adr_i(icpu_adr_immu),
660
        .icpu_err_i(icpu_err_immu),
661
        .icpu_tag_i(icpu_tag_immu),
662
 
663
        // Connection CPU to external Debug port
664
        .ex_freeze(ex_freeze),
665
        .ex_insn(ex_insn),
666
        .branch_op(branch_op),
667
        .du_stall(du_stall),
668
        .du_addr(du_addr),
669
        .du_dat_du(du_dat_du),
670
        .du_read(du_read),
671
        .du_write(du_write),
672
        .du_dsr(du_dsr),
673
        .du_except(du_except),
674 636 lampret
        .du_dat_cpu(du_dat_cpu),
675 895 lampret
        .rf_dataw(rf_dataw),
676 504 lampret
 
677 895 lampret
 
678 504 lampret
        // Connection IMMU and CPU internally
679
        .immu_en(immu_en),
680
 
681 1171 lampret
        // Connection QMEM and CPU
682 504 lampret
        .dc_en(dc_en),
683
        .dcpu_adr_o(dcpu_adr_cpu),
684 660 lampret
        .dcpu_cycstb_o(dcpu_cycstb_cpu),
685 504 lampret
        .dcpu_we_o(dcpu_we_cpu),
686
        .dcpu_sel_o(dcpu_sel_cpu),
687
        .dcpu_tag_o(dcpu_tag_cpu),
688
        .dcpu_dat_o(dcpu_dat_cpu),
689 1171 lampret
        .dcpu_dat_i(dcpu_dat_qmem),
690
        .dcpu_ack_i(dcpu_ack_qmem),
691
        .dcpu_rty_i(dcpu_rty_qmem),
692 504 lampret
        .dcpu_err_i(dcpu_err_dmmu),
693
        .dcpu_tag_i(dcpu_tag_dmmu),
694
 
695
        // Connection DMMU and CPU internally
696
        .dmmu_en(dmmu_en),
697
 
698
        // Connection PIC and CPU's EXCEPT
699 589 lampret
        .sig_int(sig_int),
700
        .sig_tick(sig_tick),
701 504 lampret
 
702
        // SPRs
703
        .supv(supv),
704
        .spr_addr(spr_addr),
705 636 lampret
        .spr_dat_cpu(spr_dat_cpu),
706 504 lampret
        .spr_dat_pic(spr_dat_pic),
707
        .spr_dat_tt(spr_dat_tt),
708
        .spr_dat_pm(spr_dat_pm),
709
        .spr_dat_dmmu(spr_dat_dmmu),
710
        .spr_dat_immu(spr_dat_immu),
711
        .spr_dat_du(spr_dat_du),
712 895 lampret
        .spr_dat_npc(spr_dat_npc),
713 504 lampret
        .spr_cs(spr_cs),
714
        .spr_we(spr_we)
715
);
716
 
717
//
718
// Instantiation of DMMU
719
//
720
or1200_dmmu_top or1200_dmmu_top(
721
        // Rst and clk
722
        .clk(clk_i),
723
        .rst(rst_i),
724
 
725 1063 lampret
`ifdef OR1200_BIST
726
        // RAM BIST
727 1214 simons
        .mbist_si_i(mbist_dmmu_si),
728
        .mbist_so_o(mbist_dmmu_so),
729
        .mbist_ctrl_i(mbist_ctrl_i),
730 1063 lampret
`endif
731
 
732 504 lampret
        // CPU i/f
733
        .dc_en(dc_en),
734
        .dmmu_en(dmmu_en),
735
        .supv(supv),
736
        .dcpu_adr_i(dcpu_adr_cpu),
737 660 lampret
        .dcpu_cycstb_i(dcpu_cycstb_cpu),
738 504 lampret
        .dcpu_we_i(dcpu_we_cpu),
739
        .dcpu_tag_o(dcpu_tag_dmmu),
740
        .dcpu_err_o(dcpu_err_dmmu),
741
 
742
        // SPR access
743
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DMMU]),
744
        .spr_write(spr_we),
745
        .spr_addr(spr_addr),
746
        .spr_dat_i(spr_dat_cpu),
747
        .spr_dat_o(spr_dat_dmmu),
748
 
749 1171 lampret
        // QMEM and DMMU
750
        .qmemdmmu_err_i(qmemdmmu_err_qmem),
751
        .qmemdmmu_tag_i(qmemdmmu_tag_qmem),
752
        .qmemdmmu_adr_o(qmemdmmu_adr_dmmu),
753
        .qmemdmmu_cycstb_o(qmemdmmu_cycstb_dmmu),
754
        .qmemdmmu_ci_o(qmemdmmu_ci_dmmu)
755 504 lampret
);
756
 
757
//
758
// Instantiation of Data Cache
759
//
760
or1200_dc_top or1200_dc_top(
761
        .clk(clk_i),
762
        .rst(rst_i),
763
 
764 1063 lampret
`ifdef OR1200_BIST
765
        // RAM BIST
766 1214 simons
        .mbist_si_i(mbist_dc_si),
767
        .mbist_so_o(mbist_dc_so),
768
        .mbist_ctrl_i(mbist_ctrl_i),
769 1063 lampret
`endif
770
 
771 1171 lampret
        // DC and QMEM
772 504 lampret
        .dc_en(dc_en),
773 1171 lampret
        .dcqmem_adr_i(dcqmem_adr_qmem),
774
        .dcqmem_cycstb_i(dcqmem_cycstb_qmem),
775
        .dcqmem_ci_i(dcqmem_ci_qmem),
776
        .dcqmem_we_i(dcqmem_we_qmem),
777
        .dcqmem_sel_i(dcqmem_sel_qmem),
778
        .dcqmem_tag_i(dcqmem_tag_qmem),
779
        .dcqmem_dat_i(dcqmem_dat_qmem),
780
        .dcqmem_dat_o(dcqmem_dat_dc),
781
        .dcqmem_ack_o(dcqmem_ack_dc),
782
        .dcqmem_rty_o(dcqmem_rty_dc),
783
        .dcqmem_err_o(dcqmem_err_dc),
784
        .dcqmem_tag_o(dcqmem_tag_dc),
785 504 lampret
 
786
        // SPR access
787
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DC]),
788
        .spr_write(spr_we),
789
        .spr_dat_i(spr_dat_cpu),
790
 
791
        // DC and BIU
792 977 lampret
        .dcsb_dat_o(dcsb_dat_dc),
793
        .dcsb_adr_o(dcsb_adr_dc),
794
        .dcsb_cyc_o(dcsb_cyc_dc),
795
        .dcsb_stb_o(dcsb_stb_dc),
796
        .dcsb_we_o(dcsb_we_dc),
797
        .dcsb_sel_o(dcsb_sel_dc),
798
        .dcsb_cab_o(dcsb_cab_dc),
799
        .dcsb_dat_i(dcsb_dat_sb),
800
        .dcsb_ack_i(dcsb_ack_sb),
801
        .dcsb_err_i(dcsb_err_sb)
802 504 lampret
);
803
 
804
//
805 1171 lampret
// Instantiation of embedded memory - qmem
806
//
807
or1200_qmem_top or1200_qmem_top(
808
        .clk(clk_i),
809
        .rst(rst_i),
810
 
811
`ifdef OR1200_BIST
812
        // RAM BIST
813 1214 simons
        .mbist_si_i(mbist_qmem_si),
814
        .mbist_so_o(mbist_qmem_so),
815
        .mbist_ctrl_i(mbist_ctrl_i),
816 1171 lampret
`endif
817
 
818
        // QMEM and CPU/IMMU
819
        .qmemimmu_adr_i(qmemimmu_adr_immu),
820
        .qmemimmu_cycstb_i(qmemimmu_cycstb_immu),
821
        .qmemimmu_ci_i(qmemimmu_ci_immu),
822
        .qmemicpu_sel_i(icpu_sel_cpu),
823
        .qmemicpu_tag_i(icpu_tag_cpu),
824
        .qmemicpu_dat_o(icpu_dat_qmem),
825
        .qmemicpu_ack_o(icpu_ack_qmem),
826
        .qmemimmu_rty_o(qmemimmu_rty_qmem),
827
        .qmemimmu_err_o(qmemimmu_err_qmem),
828
        .qmemimmu_tag_o(qmemimmu_tag_qmem),
829
 
830
        // QMEM and IC
831
        .icqmem_adr_o(icqmem_adr_qmem),
832
        .icqmem_cycstb_o(icqmem_cycstb_qmem),
833
        .icqmem_ci_o(icqmem_ci_qmem),
834
        .icqmem_sel_o(icqmem_sel_qmem),
835
        .icqmem_tag_o(icqmem_tag_qmem),
836
        .icqmem_dat_i(icqmem_dat_ic),
837
        .icqmem_ack_i(icqmem_ack_ic),
838
        .icqmem_rty_i(icqmem_rty_ic),
839
        .icqmem_err_i(icqmem_err_ic),
840
        .icqmem_tag_i(icqmem_tag_ic),
841
 
842
        // QMEM and CPU/DMMU
843
        .qmemdmmu_adr_i(qmemdmmu_adr_dmmu),
844
        .qmemdmmu_cycstb_i(qmemdmmu_cycstb_dmmu),
845
        .qmemdmmu_ci_i(qmemdmmu_ci_dmmu),
846
        .qmemdcpu_we_i(dcpu_we_cpu),
847
        .qmemdcpu_sel_i(dcpu_sel_cpu),
848
        .qmemdcpu_tag_i(dcpu_tag_cpu),
849
        .qmemdcpu_dat_i(dcpu_dat_cpu),
850
        .qmemdcpu_dat_o(dcpu_dat_qmem),
851
        .qmemdcpu_ack_o(dcpu_ack_qmem),
852
        .qmemdcpu_rty_o(dcpu_rty_qmem),
853
        .qmemdmmu_err_o(qmemdmmu_err_qmem),
854
        .qmemdmmu_tag_o(qmemdmmu_tag_qmem),
855
 
856
        // QMEM and DC
857
        .dcqmem_adr_o(dcqmem_adr_qmem),
858
        .dcqmem_cycstb_o(dcqmem_cycstb_qmem),
859
        .dcqmem_ci_o(dcqmem_ci_qmem),
860
        .dcqmem_we_o(dcqmem_we_qmem),
861
        .dcqmem_sel_o(dcqmem_sel_qmem),
862
        .dcqmem_tag_o(dcqmem_tag_qmem),
863
        .dcqmem_dat_o(dcqmem_dat_qmem),
864
        .dcqmem_dat_i(dcqmem_dat_dc),
865
        .dcqmem_ack_i(dcqmem_ack_dc),
866
        .dcqmem_rty_i(dcqmem_rty_dc),
867
        .dcqmem_err_i(dcqmem_err_dc),
868
        .dcqmem_tag_i(dcqmem_tag_dc)
869
);
870
 
871
//
872 977 lampret
// Instantiation of Store Buffer
873
//
874
or1200_sb or1200_sb(
875
        // RISC clock, reset
876
        .clk(clk_i),
877
        .rst(rst_i),
878
 
879
        // Internal RISC bus (DC<->SB)
880
        .dcsb_dat_i(dcsb_dat_dc),
881
        .dcsb_adr_i(dcsb_adr_dc),
882
        .dcsb_cyc_i(dcsb_cyc_dc),
883
        .dcsb_stb_i(dcsb_stb_dc),
884
        .dcsb_we_i(dcsb_we_dc),
885
        .dcsb_sel_i(dcsb_sel_dc),
886
        .dcsb_cab_i(dcsb_cab_dc),
887
        .dcsb_dat_o(dcsb_dat_sb),
888
        .dcsb_ack_o(dcsb_ack_sb),
889
        .dcsb_err_o(dcsb_err_sb),
890
 
891
        // SB and BIU
892
        .sbbiu_dat_o(sbbiu_dat_sb),
893
        .sbbiu_adr_o(sbbiu_adr_sb),
894
        .sbbiu_cyc_o(sbbiu_cyc_sb),
895
        .sbbiu_stb_o(sbbiu_stb_sb),
896
        .sbbiu_we_o(sbbiu_we_sb),
897
        .sbbiu_sel_o(sbbiu_sel_sb),
898
        .sbbiu_cab_o(sbbiu_cab_sb),
899
        .sbbiu_dat_i(sbbiu_dat_biu),
900
        .sbbiu_ack_i(sbbiu_ack_biu),
901
        .sbbiu_err_i(sbbiu_err_biu)
902
);
903
 
904
//
905 504 lampret
// Instantiation of Debug Unit
906
//
907
or1200_du or1200_du(
908
        // RISC Internal Interface
909
        .clk(clk_i),
910
        .rst(rst_i),
911 660 lampret
        .dcpu_cycstb_i(dcpu_cycstb_cpu),
912 504 lampret
        .dcpu_we_i(dcpu_we_cpu),
913 660 lampret
        .icpu_cycstb_i(icpu_cycstb_cpu),
914 504 lampret
        .ex_freeze(ex_freeze),
915
        .branch_op(branch_op),
916
        .ex_insn(ex_insn),
917
        .du_dsr(du_dsr),
918
 
919 895 lampret
        // For Trace buffer
920
        .spr_dat_npc(spr_dat_npc),
921
        .rf_dataw(rf_dataw),
922
 
923 504 lampret
        // DU's access to SPR unit
924
        .du_stall(du_stall),
925
        .du_addr(du_addr),
926 636 lampret
        .du_dat_i(du_dat_cpu),
927 504 lampret
        .du_dat_o(du_dat_du),
928
        .du_read(du_read),
929
        .du_write(du_write),
930
        .du_except(du_except),
931
 
932
        // Access to DU's SPRs
933
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DU]),
934
        .spr_write(spr_we),
935
        .spr_addr(spr_addr),
936
        .spr_dat_i(spr_dat_cpu),
937
        .spr_dat_o(spr_dat_du),
938
 
939
        // External Debug Interface
940
        .dbg_stall_i(dbg_stall_i),
941
        .dbg_ewt_i(dbg_ewt_i),
942
        .dbg_lss_o(dbg_lss_o),
943
        .dbg_is_o(dbg_is_o),
944
        .dbg_wp_o(dbg_wp_o),
945
        .dbg_bp_o(dbg_bp_o),
946 1226 markom
        .dbg_stb_i(dbg_stb_i),
947
        .dbg_we_i(dbg_we_i),
948
        .dbg_adr_i(dbg_adr_i),
949
        .dbg_dat_i(dbg_dat_i),
950 504 lampret
        .dbg_dat_o(dbg_dat_o)
951 1226 markom
        .dbg_ack_o(dbg_ack_o),
952 504 lampret
);
953
 
954
//
955
// Programmable interrupt controller
956
//
957
or1200_pic or1200_pic(
958
        // RISC Internal Interface
959
        .clk(clk_i),
960
        .rst(rst_i),
961
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_PIC]),
962
        .spr_write(spr_we),
963
        .spr_addr(spr_addr),
964
        .spr_dat_i(spr_dat_cpu),
965
        .spr_dat_o(spr_dat_pic),
966
        .pic_wakeup(pic_wakeup),
967 589 lampret
        .int(sig_int),
968 504 lampret
 
969
        // PIC Interface
970
        .pic_int(pic_ints_i)
971
);
972
 
973
//
974
// Instantiation of Tick timer
975
//
976
or1200_tt or1200_tt(
977
        // RISC Internal Interface
978
        .clk(clk_i),
979
        .rst(rst_i),
980 617 lampret
        .du_stall(du_stall),
981 504 lampret
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_TT]),
982
        .spr_write(spr_we),
983
        .spr_addr(spr_addr),
984
        .spr_dat_i(spr_dat_cpu),
985
        .spr_dat_o(spr_dat_tt),
986 589 lampret
        .int(sig_tick)
987 504 lampret
);
988
 
989
//
990
// Instantiation of Power Management
991
//
992
or1200_pm or1200_pm(
993
        // RISC Internal Interface
994
        .clk(clk_i),
995
        .rst(rst_i),
996
        .pic_wakeup(pic_wakeup),
997
        .spr_write(spr_we),
998
        .spr_addr(spr_addr),
999
        .spr_dat_i(spr_dat_cpu),
1000
        .spr_dat_o(spr_dat_pm),
1001
 
1002
        // Power Management Interface
1003
        .pm_cpustall(pm_cpustall_i),
1004
        .pm_clksd(pm_clksd_o),
1005
        .pm_dc_gate(pm_dc_gate_o),
1006
        .pm_ic_gate(pm_ic_gate_o),
1007
        .pm_dmmu_gate(pm_dmmu_gate_o),
1008
        .pm_immu_gate(pm_immu_gate_o),
1009
        .pm_tt_gate(pm_tt_gate_o),
1010
        .pm_cpu_gate(pm_cpu_gate_o),
1011
        .pm_wakeup(pm_wakeup_o),
1012
        .pm_lvolt(pm_lvolt_o)
1013
);
1014
 
1015
 
1016
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.