OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_26/] [or1200/] [rtl/] [verilog/] [or1200_top.v] - Blame information for rev 1765

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 504 lampret
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200 Top Level                                            ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  OR1200 Top Level                                            ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - make it smaller and faster                               ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47 1252 lampret
// Revision 1.10.4.8  2004/01/17 21:14:14  simons
48
// Errors fixed.
49
//
50 1233 simons
// Revision 1.10.4.7  2004/01/17 19:06:38  simons
51
// Error fixed.
52
//
53 1231 simons
// Revision 1.10.4.6  2004/01/17 18:39:48  simons
54
// Error fixed.
55
//
56 1229 simons
// Revision 1.10.4.5  2004/01/15 06:46:38  markom
57
// interface to debug changed; no more opselect; stb-ack protocol
58
//
59 1226 markom
// Revision 1.10.4.4  2003/12/09 11:46:49  simons
60
// Mbist nameing changed, Artisan ram instance signal names fixed, some synthesis waning fixed.
61
//
62 1214 simons
// Revision 1.10.4.3  2003/12/05 00:08:44  lampret
63
// Fixed instantiation name.
64
//
65 1209 lampret
// Revision 1.10.4.2  2003/07/11 01:10:35  lampret
66
// Added three missing wire declarations. No functional changes.
67
//
68 1175 lampret
// Revision 1.10.4.1  2003/07/08 15:36:37  lampret
69
// Added embedded memory QMEM.
70
//
71 1171 lampret
// Revision 1.10  2002/12/08 08:57:56  lampret
72
// Added optional support for WB B3 specification (xwb_cti_o, xwb_bte_o). Made xwb_cab_o optional.
73
//
74 1104 lampret
// Revision 1.9  2002/10/17 20:04:41  lampret
75
// Added BIST scan. Special VS RAMs need to be used to implement BIST.
76
//
77 1063 lampret
// Revision 1.8  2002/08/18 19:54:22  lampret
78
// Added store buffer.
79
//
80 977 lampret
// Revision 1.7  2002/07/14 22:17:17  lampret
81
// Added simple trace buffer [only for Xilinx Virtex target]. Fixed instruction fetch abort when new exception is recognized.
82
//
83 895 lampret
// Revision 1.6  2002/03/29 15:16:56  lampret
84
// Some of the warnings fixed.
85
//
86 788 lampret
// Revision 1.5  2002/02/11 04:33:17  lampret
87
// Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr.
88
//
89 660 lampret
// Revision 1.4  2002/02/01 19:56:55  lampret
90
// Fixed combinational loops.
91
//
92 636 lampret
// Revision 1.3  2002/01/28 01:16:00  lampret
93
// Changed 'void' nop-ops instead of insn[0] to use insn[16]. Debug unit stalls the tick timer. Prepared new flag generation for add and and insns. Blocked DC/IC while they are turned off. Fixed I/D MMU SPRs layout except WAYs. TODO: smart IC invalidate, l.j 2 and TLB ways.
94
//
95 617 lampret
// Revision 1.2  2002/01/18 07:56:00  lampret
96
// No more low/high priority interrupts (PICPR removed). Added tick timer exception. Added exception prefix (SR[EPH]). Fixed single-step bug whenreading NPC.
97
//
98 589 lampret
// Revision 1.1  2002/01/03 08:16:15  lampret
99
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
100
//
101 504 lampret
// Revision 1.13  2001/11/23 08:38:51  lampret
102
// Changed DSR/DRR behavior and exception detection.
103
//
104
// Revision 1.12  2001/11/20 00:57:22  lampret
105
// Fixed width of du_except.
106
//
107
// Revision 1.11  2001/11/18 08:36:28  lampret
108
// For GDB changed single stepping and disabled trap exception.
109
//
110
// Revision 1.10  2001/10/21 17:57:16  lampret
111
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
112
//
113
// Revision 1.9  2001/10/14 13:12:10  lampret
114
// MP3 version.
115
//
116
// Revision 1.1.1.1  2001/10/06 10:18:35  igorm
117
// no message
118
//
119
// Revision 1.4  2001/08/13 03:36:20  lampret
120
// Added cfg regs. Moved all defines into one defines.v file. More cleanup.
121
//
122
// Revision 1.3  2001/08/09 13:39:33  lampret
123
// Major clean-up.
124
//
125
// Revision 1.2  2001/07/22 03:31:54  lampret
126
// Fixed RAM's oen bug. Cache bypass under development.
127
//
128
// Revision 1.1  2001/07/20 00:46:21  lampret
129
// Development version of RTL. Libraries are missing.
130
//
131
//
132
 
133
// synopsys translate_off
134
`include "timescale.v"
135
// synopsys translate_on
136
`include "or1200_defines.v"
137
 
138
module or1200_top(
139
        // System
140
        clk_i, rst_i, pic_ints_i, clmode_i,
141
 
142
        // Instruction WISHBONE INTERFACE
143
        iwb_clk_i, iwb_rst_i, iwb_ack_i, iwb_err_i, iwb_rty_i, iwb_dat_i,
144 1104 lampret
        iwb_cyc_o, iwb_adr_o, iwb_stb_o, iwb_we_o, iwb_sel_o, iwb_dat_o,
145
`ifdef OR1200_WB_CAB
146
        iwb_cab_o,
147
`endif
148
`ifdef OR1200_WB_B3
149
        iwb_cti_o, iwb_bte_o,
150
`endif
151 504 lampret
        // Data WISHBONE INTERFACE
152
        dwb_clk_i, dwb_rst_i, dwb_ack_i, dwb_err_i, dwb_rty_i, dwb_dat_i,
153 1104 lampret
        dwb_cyc_o, dwb_adr_o, dwb_stb_o, dwb_we_o, dwb_sel_o, dwb_dat_o,
154
`ifdef OR1200_WB_CAB
155
        dwb_cab_o,
156
`endif
157
`ifdef OR1200_WB_B3
158
        dwb_cti_o, dwb_bte_o,
159
`endif
160 504 lampret
 
161
        // External Debug Interface
162 1226 markom
        dbg_stall_i, dbg_ewt_i, dbg_lss_o, dbg_is_o, dbg_wp_o, dbg_bp_o,
163
        dbg_stb_i, dbg_we_i, dbg_adr_i, dbg_dat_i, dbg_dat_o, dbg_ack_o,
164 504 lampret
 
165 1063 lampret
`ifdef OR1200_BIST
166
        // RAM BIST
167 1214 simons
        mbist_si_i, mbist_so_o, mbist_ctrl_i,
168 1063 lampret
`endif
169 504 lampret
        // Power Management
170
        pm_cpustall_i,
171
        pm_clksd_o, pm_dc_gate_o, pm_ic_gate_o, pm_dmmu_gate_o,
172
        pm_immu_gate_o, pm_tt_gate_o, pm_cpu_gate_o, pm_wakeup_o, pm_lvolt_o
173
 
174
);
175
 
176
parameter dw = `OR1200_OPERAND_WIDTH;
177
parameter aw = `OR1200_OPERAND_WIDTH;
178
parameter ppic_ints = `OR1200_PIC_INTS;
179
 
180
//
181
// I/O
182
//
183
 
184
//
185
// System
186
//
187
input                   clk_i;
188
input                   rst_i;
189
input   [1:0]            clmode_i;       // 00 WB=RISC, 01 WB=RISC/2, 10 N/A, 11 WB=RISC/4
190
input   [ppic_ints-1:0]  pic_ints_i;
191
 
192
//
193
// Instruction WISHBONE interface
194
//
195
input                   iwb_clk_i;      // clock input
196
input                   iwb_rst_i;      // reset input
197
input                   iwb_ack_i;      // normal termination
198
input                   iwb_err_i;      // termination w/ error
199
input                   iwb_rty_i;      // termination w/ retry
200
input   [dw-1:0] iwb_dat_i;      // input data bus
201
output                  iwb_cyc_o;      // cycle valid output
202
output  [aw-1:0] iwb_adr_o;      // address bus outputs
203
output                  iwb_stb_o;      // strobe output
204
output                  iwb_we_o;       // indicates write transfer
205
output  [3:0]            iwb_sel_o;      // byte select outputs
206 1104 lampret
output  [dw-1:0] iwb_dat_o;      // output data bus
207
`ifdef OR1200_WB_CAB
208 504 lampret
output                  iwb_cab_o;      // indicates consecutive address burst
209 1104 lampret
`endif
210
`ifdef OR1200_WB_B3
211
output  [2:0]            iwb_cti_o;      // cycle type identifier
212
output  [1:0]            iwb_bte_o;      // burst type extension
213
`endif
214 504 lampret
 
215
//
216
// Data WISHBONE interface
217
//
218
input                   dwb_clk_i;      // clock input
219
input                   dwb_rst_i;      // reset input
220
input                   dwb_ack_i;      // normal termination
221
input                   dwb_err_i;      // termination w/ error
222
input                   dwb_rty_i;      // termination w/ retry
223
input   [dw-1:0] dwb_dat_i;      // input data bus
224
output                  dwb_cyc_o;      // cycle valid output
225
output  [aw-1:0] dwb_adr_o;      // address bus outputs
226
output                  dwb_stb_o;      // strobe output
227
output                  dwb_we_o;       // indicates write transfer
228
output  [3:0]            dwb_sel_o;      // byte select outputs
229 1104 lampret
output  [dw-1:0] dwb_dat_o;      // output data bus
230
`ifdef OR1200_WB_CAB
231 504 lampret
output                  dwb_cab_o;      // indicates consecutive address burst
232 1104 lampret
`endif
233
`ifdef OR1200_WB_B3
234
output  [2:0]            dwb_cti_o;      // cycle type identifier
235
output  [1:0]            dwb_bte_o;      // burst type extension
236
`endif
237 504 lampret
 
238
//
239
// External Debug Interface
240
//
241
input                   dbg_stall_i;    // External Stall Input
242
input                   dbg_ewt_i;      // External Watchpoint Trigger Input
243
output  [3:0]            dbg_lss_o;      // External Load/Store Unit Status
244
output  [1:0]            dbg_is_o;       // External Insn Fetch Status
245
output  [10:0]           dbg_wp_o;       // Watchpoints Outputs
246
output                  dbg_bp_o;       // Breakpoint Output
247 1226 markom
input                   dbg_stb_i;      // External Address/Data Strobe
248
input                   dbg_we_i;       // External Write Enable
249
input   [aw-1:0] dbg_adr_i;      // External Address Input
250
input   [dw-1:0] dbg_dat_i;      // External Data Input
251 504 lampret
output  [dw-1:0] dbg_dat_o;      // External Data Output
252 1231 simons
output                  dbg_ack_o;      // External Data Acknowledge (not WB compatible)
253 504 lampret
 
254 1063 lampret
`ifdef OR1200_BIST
255 504 lampret
//
256 1063 lampret
// RAM BIST
257
//
258 1214 simons
input mbist_si_i;
259
input [`OR1200_MBIST_CTRL_WIDTH - 1:0] mbist_ctrl_i;
260
output mbist_so_o;
261 1063 lampret
`endif
262
 
263
//
264 504 lampret
// Power Management
265
//
266
input                   pm_cpustall_i;
267
output  [3:0]            pm_clksd_o;
268
output                  pm_dc_gate_o;
269
output                  pm_ic_gate_o;
270
output                  pm_dmmu_gate_o;
271
output                  pm_immu_gate_o;
272
output                  pm_tt_gate_o;
273
output                  pm_cpu_gate_o;
274
output                  pm_wakeup_o;
275
output                  pm_lvolt_o;
276
 
277
 
278
//
279
// Internal wires and regs
280
//
281
 
282
//
283 977 lampret
// DC to SB
284 504 lampret
//
285 977 lampret
wire    [dw-1:0] dcsb_dat_dc;
286
wire    [aw-1:0] dcsb_adr_dc;
287
wire                    dcsb_cyc_dc;
288
wire                    dcsb_stb_dc;
289
wire                    dcsb_we_dc;
290
wire    [3:0]            dcsb_sel_dc;
291
wire                    dcsb_cab_dc;
292
wire    [dw-1:0] dcsb_dat_sb;
293
wire                    dcsb_ack_sb;
294
wire                    dcsb_err_sb;
295 504 lampret
 
296
//
297 977 lampret
// SB to BIU
298
//
299
wire    [dw-1:0] sbbiu_dat_sb;
300
wire    [aw-1:0] sbbiu_adr_sb;
301
wire                    sbbiu_cyc_sb;
302
wire                    sbbiu_stb_sb;
303
wire                    sbbiu_we_sb;
304
wire    [3:0]            sbbiu_sel_sb;
305
wire                    sbbiu_cab_sb;
306
wire    [dw-1:0] sbbiu_dat_biu;
307
wire                    sbbiu_ack_biu;
308
wire                    sbbiu_err_biu;
309
 
310
//
311 504 lampret
// IC to BIU
312
//
313
wire    [dw-1:0] icbiu_dat_ic;
314
wire    [aw-1:0] icbiu_adr_ic;
315
wire                    icbiu_cyc_ic;
316
wire                    icbiu_stb_ic;
317
wire                    icbiu_we_ic;
318
wire    [3:0]            icbiu_sel_ic;
319
wire    [3:0]            icbiu_tag_ic;
320 1175 lampret
wire                    icbiu_cab_ic;
321 504 lampret
wire    [dw-1:0] icbiu_dat_biu;
322
wire                    icbiu_ack_biu;
323
wire                    icbiu_err_biu;
324
wire    [3:0]            icbiu_tag_biu;
325
 
326
//
327
// CPU's SPR access to various RISC units (shared wires)
328
//
329
wire                    supv;
330
wire    [aw-1:0] spr_addr;
331
wire    [dw-1:0] spr_dat_cpu;
332
wire    [31:0]           spr_cs;
333
wire                    spr_we;
334
 
335
//
336
// DMMU and CPU
337
//
338
wire                    dmmu_en;
339
wire    [31:0]           spr_dat_dmmu;
340
 
341
//
342 1171 lampret
// DMMU and QMEM
343 504 lampret
//
344 1171 lampret
wire                    qmemdmmu_err_qmem;
345
wire    [3:0]            qmemdmmu_tag_qmem;
346
wire    [aw-1:0] qmemdmmu_adr_dmmu;
347
wire                    qmemdmmu_cycstb_dmmu;
348
wire                    qmemdmmu_ci_dmmu;
349 504 lampret
 
350
//
351
// CPU and data memory subsystem
352
//
353
wire                    dc_en;
354
wire    [31:0]           dcpu_adr_cpu;
355 1175 lampret
wire                    dcpu_cycstb_cpu;
356 504 lampret
wire                    dcpu_we_cpu;
357
wire    [3:0]            dcpu_sel_cpu;
358
wire    [3:0]            dcpu_tag_cpu;
359
wire    [31:0]           dcpu_dat_cpu;
360 1171 lampret
wire    [31:0]           dcpu_dat_qmem;
361
wire                    dcpu_ack_qmem;
362
wire                    dcpu_rty_qmem;
363 504 lampret
wire                    dcpu_err_dmmu;
364
wire    [3:0]            dcpu_tag_dmmu;
365
 
366
//
367
// IMMU and CPU
368
//
369
wire                    immu_en;
370
wire    [31:0]           spr_dat_immu;
371
 
372
//
373
// CPU and insn memory subsystem
374
//
375
wire                    ic_en;
376
wire    [31:0]           icpu_adr_cpu;
377 660 lampret
wire                    icpu_cycstb_cpu;
378 504 lampret
wire    [3:0]            icpu_sel_cpu;
379
wire    [3:0]            icpu_tag_cpu;
380 1171 lampret
wire    [31:0]           icpu_dat_qmem;
381
wire                    icpu_ack_qmem;
382 504 lampret
wire    [31:0]           icpu_adr_immu;
383
wire                    icpu_err_immu;
384
wire    [3:0]            icpu_tag_immu;
385 1175 lampret
wire                    icpu_rty_immu;
386 504 lampret
 
387
//
388 1171 lampret
// IMMU and QMEM
389 504 lampret
//
390 1171 lampret
wire    [aw-1:0] qmemimmu_adr_immu;
391
wire                    qmemimmu_rty_qmem;
392
wire                    qmemimmu_err_qmem;
393
wire    [3:0]            qmemimmu_tag_qmem;
394
wire                    qmemimmu_cycstb_immu;
395
wire                    qmemimmu_ci_immu;
396 504 lampret
 
397
//
398 1171 lampret
// QMEM and IC
399
//
400
wire    [aw-1:0] icqmem_adr_qmem;
401
wire                    icqmem_rty_ic;
402
wire                    icqmem_err_ic;
403
wire    [3:0]            icqmem_tag_ic;
404
wire                    icqmem_cycstb_qmem;
405
wire                    icqmem_ci_qmem;
406
wire    [31:0]           icqmem_dat_ic;
407
wire                    icqmem_ack_ic;
408
 
409
//
410
// QMEM and DC
411
//
412
wire    [aw-1:0] dcqmem_adr_qmem;
413
wire                    dcqmem_rty_dc;
414
wire                    dcqmem_err_dc;
415
wire    [3:0]            dcqmem_tag_dc;
416
wire                    dcqmem_cycstb_qmem;
417
wire                    dcqmem_ci_qmem;
418
wire    [31:0]           dcqmem_dat_dc;
419
wire    [31:0]           dcqmem_dat_qmem;
420
wire                    dcqmem_we_qmem;
421
wire    [3:0]            dcqmem_sel_qmem;
422
wire                    dcqmem_ack_dc;
423
 
424
//
425 504 lampret
// Connection between CPU and PIC
426
//
427
wire    [dw-1:0] spr_dat_pic;
428
wire                    pic_wakeup;
429 589 lampret
wire                    sig_int;
430 504 lampret
 
431
//
432
// Connection between CPU and PM
433
//
434
wire    [dw-1:0] spr_dat_pm;
435
 
436
//
437
// CPU and TT
438
//
439
wire    [dw-1:0] spr_dat_tt;
440 589 lampret
wire                    sig_tick;
441 504 lampret
 
442
//
443
// Debug port and caches/MMUs
444
//
445
wire    [dw-1:0] spr_dat_du;
446
wire                    du_stall;
447
wire    [dw-1:0] du_addr;
448
wire    [dw-1:0] du_dat_du;
449
wire                    du_read;
450
wire                    du_write;
451
wire    [12:0]           du_except;
452
wire    [`OR1200_DU_DSR_WIDTH-1:0]     du_dsr;
453 636 lampret
wire    [dw-1:0] du_dat_cpu;
454 1252 lampret
wire                    du_hwbkpt;
455 504 lampret
 
456
wire                    ex_freeze;
457
wire    [31:0]           ex_insn;
458 1252 lampret
wire    [31:0]           id_pc;
459 504 lampret
wire    [`OR1200_BRANCHOP_WIDTH-1:0]     branch_op;
460 895 lampret
wire    [31:0]           spr_dat_npc;
461
wire    [31:0]           rf_dataw;
462 504 lampret
 
463 1063 lampret
`ifdef OR1200_BIST
464
//
465
// RAM BIST
466
//
467 1214 simons
wire                    mbist_immu_so;
468
wire                    mbist_ic_so;
469
wire                    mbist_dmmu_so;
470
wire                    mbist_dc_so;
471
wire      mbist_qmem_so;
472
wire                    mbist_immu_si = mbist_si_i;
473
wire                    mbist_ic_si = mbist_immu_so;
474
wire                    mbist_qmem_si = mbist_ic_so;
475
wire                    mbist_dmmu_si = mbist_qmem_so;
476
wire                    mbist_dc_si = mbist_dmmu_so;
477
assign                  mbist_so_o = mbist_dc_so;
478 1063 lampret
`endif
479 895 lampret
 
480 1214 simons
wire  [3:0] icqmem_sel_qmem;
481
wire  [3:0] icqmem_tag_qmem;
482
wire  [3:0] dcqmem_tag_qmem;
483 1063 lampret
 
484 504 lampret
//
485
// Instantiation of Instruction WISHBONE BIU
486
//
487 1209 lampret
or1200_iwb_biu iwb_biu(
488 504 lampret
        // RISC clk, rst and clock control
489
        .clk(clk_i),
490
        .rst(rst_i),
491
        .clmode(clmode_i),
492
 
493
        // WISHBONE interface
494
        .wb_clk_i(iwb_clk_i),
495
        .wb_rst_i(iwb_rst_i),
496
        .wb_ack_i(iwb_ack_i),
497
        .wb_err_i(iwb_err_i),
498
        .wb_rty_i(iwb_rty_i),
499
        .wb_dat_i(iwb_dat_i),
500
        .wb_cyc_o(iwb_cyc_o),
501
        .wb_adr_o(iwb_adr_o),
502
        .wb_stb_o(iwb_stb_o),
503
        .wb_we_o(iwb_we_o),
504
        .wb_sel_o(iwb_sel_o),
505 1104 lampret
        .wb_dat_o(iwb_dat_o),
506
`ifdef OR1200_WB_CAB
507 504 lampret
        .wb_cab_o(iwb_cab_o),
508 1104 lampret
`endif
509
`ifdef OR1200_WB_B3
510
        .wb_cti_o(iwb_cti_o),
511
        .wb_bte_o(iwb_bte_o),
512
`endif
513 504 lampret
 
514
        // Internal RISC bus
515
        .biu_dat_i(icbiu_dat_ic),
516
        .biu_adr_i(icbiu_adr_ic),
517
        .biu_cyc_i(icbiu_cyc_ic),
518
        .biu_stb_i(icbiu_stb_ic),
519
        .biu_we_i(icbiu_we_ic),
520
        .biu_sel_i(icbiu_sel_ic),
521
        .biu_cab_i(icbiu_cab_ic),
522
        .biu_dat_o(icbiu_dat_biu),
523
        .biu_ack_o(icbiu_ack_biu),
524
        .biu_err_o(icbiu_err_biu)
525
);
526
 
527
//
528
// Instantiation of Data WISHBONE BIU
529
//
530
or1200_wb_biu dwb_biu(
531
        // RISC clk, rst and clock control
532
        .clk(clk_i),
533
        .rst(rst_i),
534
        .clmode(clmode_i),
535
 
536
        // WISHBONE interface
537
        .wb_clk_i(dwb_clk_i),
538
        .wb_rst_i(dwb_rst_i),
539
        .wb_ack_i(dwb_ack_i),
540
        .wb_err_i(dwb_err_i),
541
        .wb_rty_i(dwb_rty_i),
542
        .wb_dat_i(dwb_dat_i),
543
        .wb_cyc_o(dwb_cyc_o),
544
        .wb_adr_o(dwb_adr_o),
545
        .wb_stb_o(dwb_stb_o),
546
        .wb_we_o(dwb_we_o),
547
        .wb_sel_o(dwb_sel_o),
548 1104 lampret
        .wb_dat_o(dwb_dat_o),
549
`ifdef OR1200_WB_CAB
550 504 lampret
        .wb_cab_o(dwb_cab_o),
551 1104 lampret
`endif
552
`ifdef OR1200_WB_B3
553
        .wb_cti_o(dwb_cti_o),
554
        .wb_bte_o(dwb_bte_o),
555
`endif
556 504 lampret
 
557
        // Internal RISC bus
558 977 lampret
        .biu_dat_i(sbbiu_dat_sb),
559
        .biu_adr_i(sbbiu_adr_sb),
560
        .biu_cyc_i(sbbiu_cyc_sb),
561
        .biu_stb_i(sbbiu_stb_sb),
562
        .biu_we_i(sbbiu_we_sb),
563
        .biu_sel_i(sbbiu_sel_sb),
564
        .biu_cab_i(sbbiu_cab_sb),
565
        .biu_dat_o(sbbiu_dat_biu),
566
        .biu_ack_o(sbbiu_ack_biu),
567
        .biu_err_o(sbbiu_err_biu)
568 504 lampret
);
569
 
570
//
571
// Instantiation of IMMU
572
//
573
or1200_immu_top or1200_immu_top(
574
        // Rst and clk
575
        .clk(clk_i),
576
        .rst(rst_i),
577
 
578 1063 lampret
`ifdef OR1200_BIST
579
        // RAM BIST
580 1214 simons
        .mbist_si_i(mbist_immu_si),
581
        .mbist_so_o(mbist_immu_so),
582
        .mbist_ctrl_i(mbist_ctrl_i),
583 1063 lampret
`endif
584
 
585 1171 lampret
        // CPU and IMMU
586 504 lampret
        .ic_en(ic_en),
587
        .immu_en(immu_en),
588
        .supv(supv),
589
        .icpu_adr_i(icpu_adr_cpu),
590 660 lampret
        .icpu_cycstb_i(icpu_cycstb_cpu),
591 504 lampret
        .icpu_adr_o(icpu_adr_immu),
592
        .icpu_tag_o(icpu_tag_immu),
593 617 lampret
        .icpu_rty_o(icpu_rty_immu),
594 504 lampret
        .icpu_err_o(icpu_err_immu),
595
 
596
        // SPR access
597
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_IMMU]),
598
        .spr_write(spr_we),
599
        .spr_addr(spr_addr),
600
        .spr_dat_i(spr_dat_cpu),
601
        .spr_dat_o(spr_dat_immu),
602
 
603 1171 lampret
        // QMEM and IMMU
604
        .qmemimmu_rty_i(qmemimmu_rty_qmem),
605
        .qmemimmu_err_i(qmemimmu_err_qmem),
606
        .qmemimmu_tag_i(qmemimmu_tag_qmem),
607
        .qmemimmu_adr_o(qmemimmu_adr_immu),
608
        .qmemimmu_cycstb_o(qmemimmu_cycstb_immu),
609
        .qmemimmu_ci_o(qmemimmu_ci_immu)
610 504 lampret
);
611
 
612
//
613
// Instantiation of Instruction Cache
614
//
615
or1200_ic_top or1200_ic_top(
616
        .clk(clk_i),
617
        .rst(rst_i),
618
 
619 1063 lampret
`ifdef OR1200_BIST
620
        // RAM BIST
621 1214 simons
        .mbist_si_i(mbist_ic_si),
622
        .mbist_so_o(mbist_ic_so),
623
        .mbist_ctrl_i(mbist_ctrl_i),
624 1063 lampret
`endif
625
 
626 1171 lampret
        // IC and QMEM
627 504 lampret
        .ic_en(ic_en),
628 1171 lampret
        .icqmem_adr_i(icqmem_adr_qmem),
629
        .icqmem_cycstb_i(icqmem_cycstb_qmem),
630
        .icqmem_ci_i(icqmem_ci_qmem),
631
        .icqmem_sel_i(icqmem_sel_qmem),
632
        .icqmem_tag_i(icqmem_tag_qmem),
633
        .icqmem_dat_o(icqmem_dat_ic),
634
        .icqmem_ack_o(icqmem_ack_ic),
635
        .icqmem_rty_o(icqmem_rty_ic),
636
        .icqmem_err_o(icqmem_err_ic),
637
        .icqmem_tag_o(icqmem_tag_ic),
638 504 lampret
 
639
        // SPR access
640
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_IC]),
641
        .spr_write(spr_we),
642
        .spr_dat_i(spr_dat_cpu),
643
 
644
        // IC and BIU
645
        .icbiu_dat_o(icbiu_dat_ic),
646
        .icbiu_adr_o(icbiu_adr_ic),
647
        .icbiu_cyc_o(icbiu_cyc_ic),
648
        .icbiu_stb_o(icbiu_stb_ic),
649
        .icbiu_we_o(icbiu_we_ic),
650
        .icbiu_sel_o(icbiu_sel_ic),
651
        .icbiu_cab_o(icbiu_cab_ic),
652
        .icbiu_dat_i(icbiu_dat_biu),
653
        .icbiu_ack_i(icbiu_ack_biu),
654
        .icbiu_err_i(icbiu_err_biu)
655
);
656
 
657
//
658
// Instantiation of Instruction Cache
659
//
660
or1200_cpu or1200_cpu(
661
        .clk(clk_i),
662
        .rst(rst_i),
663
 
664 1171 lampret
        // Connection QMEM and IFETCHER inside CPU
665 504 lampret
        .ic_en(ic_en),
666
        .icpu_adr_o(icpu_adr_cpu),
667 660 lampret
        .icpu_cycstb_o(icpu_cycstb_cpu),
668 504 lampret
        .icpu_sel_o(icpu_sel_cpu),
669
        .icpu_tag_o(icpu_tag_cpu),
670 1171 lampret
        .icpu_dat_i(icpu_dat_qmem),
671
        .icpu_ack_i(icpu_ack_qmem),
672 617 lampret
        .icpu_rty_i(icpu_rty_immu),
673 504 lampret
        .icpu_adr_i(icpu_adr_immu),
674
        .icpu_err_i(icpu_err_immu),
675
        .icpu_tag_i(icpu_tag_immu),
676
 
677
        // Connection CPU to external Debug port
678
        .ex_freeze(ex_freeze),
679
        .ex_insn(ex_insn),
680 1252 lampret
        .id_pc(id_pc),
681 504 lampret
        .branch_op(branch_op),
682
        .du_stall(du_stall),
683
        .du_addr(du_addr),
684
        .du_dat_du(du_dat_du),
685
        .du_read(du_read),
686
        .du_write(du_write),
687
        .du_dsr(du_dsr),
688
        .du_except(du_except),
689 636 lampret
        .du_dat_cpu(du_dat_cpu),
690 1252 lampret
        .du_hwbkpt(du_hwbkpt),
691 895 lampret
        .rf_dataw(rf_dataw),
692 504 lampret
 
693 895 lampret
 
694 504 lampret
        // Connection IMMU and CPU internally
695
        .immu_en(immu_en),
696
 
697 1171 lampret
        // Connection QMEM and CPU
698 504 lampret
        .dc_en(dc_en),
699
        .dcpu_adr_o(dcpu_adr_cpu),
700 660 lampret
        .dcpu_cycstb_o(dcpu_cycstb_cpu),
701 504 lampret
        .dcpu_we_o(dcpu_we_cpu),
702
        .dcpu_sel_o(dcpu_sel_cpu),
703
        .dcpu_tag_o(dcpu_tag_cpu),
704
        .dcpu_dat_o(dcpu_dat_cpu),
705 1171 lampret
        .dcpu_dat_i(dcpu_dat_qmem),
706
        .dcpu_ack_i(dcpu_ack_qmem),
707
        .dcpu_rty_i(dcpu_rty_qmem),
708 504 lampret
        .dcpu_err_i(dcpu_err_dmmu),
709
        .dcpu_tag_i(dcpu_tag_dmmu),
710
 
711
        // Connection DMMU and CPU internally
712
        .dmmu_en(dmmu_en),
713
 
714
        // Connection PIC and CPU's EXCEPT
715 589 lampret
        .sig_int(sig_int),
716
        .sig_tick(sig_tick),
717 504 lampret
 
718
        // SPRs
719
        .supv(supv),
720
        .spr_addr(spr_addr),
721 636 lampret
        .spr_dat_cpu(spr_dat_cpu),
722 504 lampret
        .spr_dat_pic(spr_dat_pic),
723
        .spr_dat_tt(spr_dat_tt),
724
        .spr_dat_pm(spr_dat_pm),
725
        .spr_dat_dmmu(spr_dat_dmmu),
726
        .spr_dat_immu(spr_dat_immu),
727
        .spr_dat_du(spr_dat_du),
728 895 lampret
        .spr_dat_npc(spr_dat_npc),
729 504 lampret
        .spr_cs(spr_cs),
730
        .spr_we(spr_we)
731
);
732
 
733
//
734
// Instantiation of DMMU
735
//
736
or1200_dmmu_top or1200_dmmu_top(
737
        // Rst and clk
738
        .clk(clk_i),
739
        .rst(rst_i),
740
 
741 1063 lampret
`ifdef OR1200_BIST
742
        // RAM BIST
743 1214 simons
        .mbist_si_i(mbist_dmmu_si),
744
        .mbist_so_o(mbist_dmmu_so),
745
        .mbist_ctrl_i(mbist_ctrl_i),
746 1063 lampret
`endif
747
 
748 504 lampret
        // CPU i/f
749
        .dc_en(dc_en),
750
        .dmmu_en(dmmu_en),
751
        .supv(supv),
752
        .dcpu_adr_i(dcpu_adr_cpu),
753 660 lampret
        .dcpu_cycstb_i(dcpu_cycstb_cpu),
754 504 lampret
        .dcpu_we_i(dcpu_we_cpu),
755
        .dcpu_tag_o(dcpu_tag_dmmu),
756
        .dcpu_err_o(dcpu_err_dmmu),
757
 
758
        // SPR access
759
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DMMU]),
760
        .spr_write(spr_we),
761
        .spr_addr(spr_addr),
762
        .spr_dat_i(spr_dat_cpu),
763
        .spr_dat_o(spr_dat_dmmu),
764
 
765 1171 lampret
        // QMEM and DMMU
766
        .qmemdmmu_err_i(qmemdmmu_err_qmem),
767
        .qmemdmmu_tag_i(qmemdmmu_tag_qmem),
768
        .qmemdmmu_adr_o(qmemdmmu_adr_dmmu),
769
        .qmemdmmu_cycstb_o(qmemdmmu_cycstb_dmmu),
770
        .qmemdmmu_ci_o(qmemdmmu_ci_dmmu)
771 504 lampret
);
772
 
773
//
774
// Instantiation of Data Cache
775
//
776
or1200_dc_top or1200_dc_top(
777
        .clk(clk_i),
778
        .rst(rst_i),
779
 
780 1063 lampret
`ifdef OR1200_BIST
781
        // RAM BIST
782 1214 simons
        .mbist_si_i(mbist_dc_si),
783
        .mbist_so_o(mbist_dc_so),
784
        .mbist_ctrl_i(mbist_ctrl_i),
785 1063 lampret
`endif
786
 
787 1171 lampret
        // DC and QMEM
788 504 lampret
        .dc_en(dc_en),
789 1171 lampret
        .dcqmem_adr_i(dcqmem_adr_qmem),
790
        .dcqmem_cycstb_i(dcqmem_cycstb_qmem),
791
        .dcqmem_ci_i(dcqmem_ci_qmem),
792
        .dcqmem_we_i(dcqmem_we_qmem),
793
        .dcqmem_sel_i(dcqmem_sel_qmem),
794
        .dcqmem_tag_i(dcqmem_tag_qmem),
795
        .dcqmem_dat_i(dcqmem_dat_qmem),
796
        .dcqmem_dat_o(dcqmem_dat_dc),
797
        .dcqmem_ack_o(dcqmem_ack_dc),
798
        .dcqmem_rty_o(dcqmem_rty_dc),
799
        .dcqmem_err_o(dcqmem_err_dc),
800
        .dcqmem_tag_o(dcqmem_tag_dc),
801 504 lampret
 
802
        // SPR access
803
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DC]),
804
        .spr_write(spr_we),
805
        .spr_dat_i(spr_dat_cpu),
806
 
807
        // DC and BIU
808 977 lampret
        .dcsb_dat_o(dcsb_dat_dc),
809
        .dcsb_adr_o(dcsb_adr_dc),
810
        .dcsb_cyc_o(dcsb_cyc_dc),
811
        .dcsb_stb_o(dcsb_stb_dc),
812
        .dcsb_we_o(dcsb_we_dc),
813
        .dcsb_sel_o(dcsb_sel_dc),
814
        .dcsb_cab_o(dcsb_cab_dc),
815
        .dcsb_dat_i(dcsb_dat_sb),
816
        .dcsb_ack_i(dcsb_ack_sb),
817
        .dcsb_err_i(dcsb_err_sb)
818 504 lampret
);
819
 
820
//
821 1171 lampret
// Instantiation of embedded memory - qmem
822
//
823
or1200_qmem_top or1200_qmem_top(
824
        .clk(clk_i),
825
        .rst(rst_i),
826
 
827
`ifdef OR1200_BIST
828
        // RAM BIST
829 1214 simons
        .mbist_si_i(mbist_qmem_si),
830
        .mbist_so_o(mbist_qmem_so),
831
        .mbist_ctrl_i(mbist_ctrl_i),
832 1171 lampret
`endif
833
 
834
        // QMEM and CPU/IMMU
835
        .qmemimmu_adr_i(qmemimmu_adr_immu),
836
        .qmemimmu_cycstb_i(qmemimmu_cycstb_immu),
837
        .qmemimmu_ci_i(qmemimmu_ci_immu),
838
        .qmemicpu_sel_i(icpu_sel_cpu),
839
        .qmemicpu_tag_i(icpu_tag_cpu),
840
        .qmemicpu_dat_o(icpu_dat_qmem),
841
        .qmemicpu_ack_o(icpu_ack_qmem),
842
        .qmemimmu_rty_o(qmemimmu_rty_qmem),
843
        .qmemimmu_err_o(qmemimmu_err_qmem),
844
        .qmemimmu_tag_o(qmemimmu_tag_qmem),
845
 
846
        // QMEM and IC
847
        .icqmem_adr_o(icqmem_adr_qmem),
848
        .icqmem_cycstb_o(icqmem_cycstb_qmem),
849
        .icqmem_ci_o(icqmem_ci_qmem),
850
        .icqmem_sel_o(icqmem_sel_qmem),
851
        .icqmem_tag_o(icqmem_tag_qmem),
852
        .icqmem_dat_i(icqmem_dat_ic),
853
        .icqmem_ack_i(icqmem_ack_ic),
854
        .icqmem_rty_i(icqmem_rty_ic),
855
        .icqmem_err_i(icqmem_err_ic),
856
        .icqmem_tag_i(icqmem_tag_ic),
857
 
858
        // QMEM and CPU/DMMU
859
        .qmemdmmu_adr_i(qmemdmmu_adr_dmmu),
860
        .qmemdmmu_cycstb_i(qmemdmmu_cycstb_dmmu),
861
        .qmemdmmu_ci_i(qmemdmmu_ci_dmmu),
862
        .qmemdcpu_we_i(dcpu_we_cpu),
863
        .qmemdcpu_sel_i(dcpu_sel_cpu),
864
        .qmemdcpu_tag_i(dcpu_tag_cpu),
865
        .qmemdcpu_dat_i(dcpu_dat_cpu),
866
        .qmemdcpu_dat_o(dcpu_dat_qmem),
867
        .qmemdcpu_ack_o(dcpu_ack_qmem),
868
        .qmemdcpu_rty_o(dcpu_rty_qmem),
869
        .qmemdmmu_err_o(qmemdmmu_err_qmem),
870
        .qmemdmmu_tag_o(qmemdmmu_tag_qmem),
871
 
872
        // QMEM and DC
873
        .dcqmem_adr_o(dcqmem_adr_qmem),
874
        .dcqmem_cycstb_o(dcqmem_cycstb_qmem),
875
        .dcqmem_ci_o(dcqmem_ci_qmem),
876
        .dcqmem_we_o(dcqmem_we_qmem),
877
        .dcqmem_sel_o(dcqmem_sel_qmem),
878
        .dcqmem_tag_o(dcqmem_tag_qmem),
879
        .dcqmem_dat_o(dcqmem_dat_qmem),
880
        .dcqmem_dat_i(dcqmem_dat_dc),
881
        .dcqmem_ack_i(dcqmem_ack_dc),
882
        .dcqmem_rty_i(dcqmem_rty_dc),
883
        .dcqmem_err_i(dcqmem_err_dc),
884
        .dcqmem_tag_i(dcqmem_tag_dc)
885
);
886
 
887
//
888 977 lampret
// Instantiation of Store Buffer
889
//
890
or1200_sb or1200_sb(
891
        // RISC clock, reset
892
        .clk(clk_i),
893
        .rst(rst_i),
894
 
895
        // Internal RISC bus (DC<->SB)
896
        .dcsb_dat_i(dcsb_dat_dc),
897
        .dcsb_adr_i(dcsb_adr_dc),
898
        .dcsb_cyc_i(dcsb_cyc_dc),
899
        .dcsb_stb_i(dcsb_stb_dc),
900
        .dcsb_we_i(dcsb_we_dc),
901
        .dcsb_sel_i(dcsb_sel_dc),
902
        .dcsb_cab_i(dcsb_cab_dc),
903
        .dcsb_dat_o(dcsb_dat_sb),
904
        .dcsb_ack_o(dcsb_ack_sb),
905
        .dcsb_err_o(dcsb_err_sb),
906
 
907
        // SB and BIU
908
        .sbbiu_dat_o(sbbiu_dat_sb),
909
        .sbbiu_adr_o(sbbiu_adr_sb),
910
        .sbbiu_cyc_o(sbbiu_cyc_sb),
911
        .sbbiu_stb_o(sbbiu_stb_sb),
912
        .sbbiu_we_o(sbbiu_we_sb),
913
        .sbbiu_sel_o(sbbiu_sel_sb),
914
        .sbbiu_cab_o(sbbiu_cab_sb),
915
        .sbbiu_dat_i(sbbiu_dat_biu),
916
        .sbbiu_ack_i(sbbiu_ack_biu),
917
        .sbbiu_err_i(sbbiu_err_biu)
918
);
919
 
920
//
921 504 lampret
// Instantiation of Debug Unit
922
//
923
or1200_du or1200_du(
924
        // RISC Internal Interface
925
        .clk(clk_i),
926
        .rst(rst_i),
927 660 lampret
        .dcpu_cycstb_i(dcpu_cycstb_cpu),
928 504 lampret
        .dcpu_we_i(dcpu_we_cpu),
929 1252 lampret
        .dcpu_adr_i(dcpu_adr_cpu),
930
        .dcpu_dat_lsu(dcpu_dat_cpu),
931
        .dcpu_dat_dc(dcpu_dat_qmem),
932 660 lampret
        .icpu_cycstb_i(icpu_cycstb_cpu),
933 504 lampret
        .ex_freeze(ex_freeze),
934
        .branch_op(branch_op),
935
        .ex_insn(ex_insn),
936 1252 lampret
        .id_pc(id_pc),
937 504 lampret
        .du_dsr(du_dsr),
938
 
939 895 lampret
        // For Trace buffer
940
        .spr_dat_npc(spr_dat_npc),
941
        .rf_dataw(rf_dataw),
942
 
943 504 lampret
        // DU's access to SPR unit
944
        .du_stall(du_stall),
945
        .du_addr(du_addr),
946 636 lampret
        .du_dat_i(du_dat_cpu),
947 504 lampret
        .du_dat_o(du_dat_du),
948
        .du_read(du_read),
949
        .du_write(du_write),
950
        .du_except(du_except),
951 1252 lampret
        .du_hwbkpt(du_hwbkpt),
952 504 lampret
 
953
        // Access to DU's SPRs
954
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DU]),
955
        .spr_write(spr_we),
956
        .spr_addr(spr_addr),
957
        .spr_dat_i(spr_dat_cpu),
958
        .spr_dat_o(spr_dat_du),
959
 
960
        // External Debug Interface
961
        .dbg_stall_i(dbg_stall_i),
962
        .dbg_ewt_i(dbg_ewt_i),
963
        .dbg_lss_o(dbg_lss_o),
964
        .dbg_is_o(dbg_is_o),
965
        .dbg_wp_o(dbg_wp_o),
966
        .dbg_bp_o(dbg_bp_o),
967 1226 markom
        .dbg_stb_i(dbg_stb_i),
968
        .dbg_we_i(dbg_we_i),
969
        .dbg_adr_i(dbg_adr_i),
970
        .dbg_dat_i(dbg_dat_i),
971 1233 simons
        .dbg_dat_o(dbg_dat_o),
972
        .dbg_ack_o(dbg_ack_o)
973 504 lampret
);
974
 
975
//
976
// Programmable interrupt controller
977
//
978
or1200_pic or1200_pic(
979
        // RISC Internal Interface
980
        .clk(clk_i),
981
        .rst(rst_i),
982
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_PIC]),
983
        .spr_write(spr_we),
984
        .spr_addr(spr_addr),
985
        .spr_dat_i(spr_dat_cpu),
986
        .spr_dat_o(spr_dat_pic),
987
        .pic_wakeup(pic_wakeup),
988 589 lampret
        .int(sig_int),
989 504 lampret
 
990
        // PIC Interface
991
        .pic_int(pic_ints_i)
992
);
993
 
994
//
995
// Instantiation of Tick timer
996
//
997
or1200_tt or1200_tt(
998
        // RISC Internal Interface
999
        .clk(clk_i),
1000
        .rst(rst_i),
1001 617 lampret
        .du_stall(du_stall),
1002 504 lampret
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_TT]),
1003
        .spr_write(spr_we),
1004
        .spr_addr(spr_addr),
1005
        .spr_dat_i(spr_dat_cpu),
1006
        .spr_dat_o(spr_dat_tt),
1007 589 lampret
        .int(sig_tick)
1008 504 lampret
);
1009
 
1010
//
1011
// Instantiation of Power Management
1012
//
1013
or1200_pm or1200_pm(
1014
        // RISC Internal Interface
1015
        .clk(clk_i),
1016
        .rst(rst_i),
1017
        .pic_wakeup(pic_wakeup),
1018
        .spr_write(spr_we),
1019
        .spr_addr(spr_addr),
1020
        .spr_dat_i(spr_dat_cpu),
1021
        .spr_dat_o(spr_dat_pm),
1022
 
1023
        // Power Management Interface
1024
        .pm_cpustall(pm_cpustall_i),
1025
        .pm_clksd(pm_clksd_o),
1026
        .pm_dc_gate(pm_dc_gate_o),
1027
        .pm_ic_gate(pm_ic_gate_o),
1028
        .pm_dmmu_gate(pm_dmmu_gate_o),
1029
        .pm_immu_gate(pm_immu_gate_o),
1030
        .pm_tt_gate(pm_tt_gate_o),
1031
        .pm_cpu_gate(pm_cpu_gate_o),
1032
        .pm_wakeup(pm_wakeup_o),
1033
        .pm_lvolt(pm_lvolt_o)
1034
);
1035
 
1036
 
1037
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.