OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_26/] [or1200/] [rtl/] [verilog/] [or1200_top.v] - Blame information for rev 636

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 504 lampret
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200 Top Level                                            ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  OR1200 Top Level                                            ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - make it smaller and faster                               ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47 636 lampret
// Revision 1.3  2002/01/28 01:16:00  lampret
48
// Changed 'void' nop-ops instead of insn[0] to use insn[16]. Debug unit stalls the tick timer. Prepared new flag generation for add and and insns. Blocked DC/IC while they are turned off. Fixed I/D MMU SPRs layout except WAYs. TODO: smart IC invalidate, l.j 2 and TLB ways.
49
//
50 617 lampret
// Revision 1.2  2002/01/18 07:56:00  lampret
51
// No more low/high priority interrupts (PICPR removed). Added tick timer exception. Added exception prefix (SR[EPH]). Fixed single-step bug whenreading NPC.
52
//
53 589 lampret
// Revision 1.1  2002/01/03 08:16:15  lampret
54
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
55
//
56 504 lampret
// Revision 1.13  2001/11/23 08:38:51  lampret
57
// Changed DSR/DRR behavior and exception detection.
58
//
59
// Revision 1.12  2001/11/20 00:57:22  lampret
60
// Fixed width of du_except.
61
//
62
// Revision 1.11  2001/11/18 08:36:28  lampret
63
// For GDB changed single stepping and disabled trap exception.
64
//
65
// Revision 1.10  2001/10/21 17:57:16  lampret
66
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
67
//
68
// Revision 1.9  2001/10/14 13:12:10  lampret
69
// MP3 version.
70
//
71
// Revision 1.1.1.1  2001/10/06 10:18:35  igorm
72
// no message
73
//
74
// Revision 1.4  2001/08/13 03:36:20  lampret
75
// Added cfg regs. Moved all defines into one defines.v file. More cleanup.
76
//
77
// Revision 1.3  2001/08/09 13:39:33  lampret
78
// Major clean-up.
79
//
80
// Revision 1.2  2001/07/22 03:31:54  lampret
81
// Fixed RAM's oen bug. Cache bypass under development.
82
//
83
// Revision 1.1  2001/07/20 00:46:21  lampret
84
// Development version of RTL. Libraries are missing.
85
//
86
//
87
 
88
// synopsys translate_off
89
`include "timescale.v"
90
// synopsys translate_on
91
`include "or1200_defines.v"
92
 
93
module or1200_top(
94
        // System
95
        clk_i, rst_i, pic_ints_i, clmode_i,
96
 
97
        // Instruction WISHBONE INTERFACE
98
        iwb_clk_i, iwb_rst_i, iwb_ack_i, iwb_err_i, iwb_rty_i, iwb_dat_i,
99
        iwb_cyc_o, iwb_adr_o, iwb_stb_o, iwb_we_o, iwb_sel_o, iwb_cab_o, iwb_dat_o,
100
 
101
        // Data WISHBONE INTERFACE
102
        dwb_clk_i, dwb_rst_i, dwb_ack_i, dwb_err_i, dwb_rty_i, dwb_dat_i,
103
        dwb_cyc_o, dwb_adr_o, dwb_stb_o, dwb_we_o, dwb_sel_o, dwb_cab_o, dwb_dat_o,
104
 
105
        // External Debug Interface
106
        dbg_stall_i, dbg_dat_i, dbg_adr_i, dbg_op_i, dbg_ewt_i,
107
        dbg_lss_o, dbg_is_o, dbg_wp_o, dbg_bp_o, dbg_dat_o,
108
 
109
        // Power Management
110
        pm_cpustall_i,
111
        pm_clksd_o, pm_dc_gate_o, pm_ic_gate_o, pm_dmmu_gate_o,
112
        pm_immu_gate_o, pm_tt_gate_o, pm_cpu_gate_o, pm_wakeup_o, pm_lvolt_o
113
 
114
);
115
 
116
parameter dw = `OR1200_OPERAND_WIDTH;
117
parameter aw = `OR1200_OPERAND_WIDTH;
118
parameter ppic_ints = `OR1200_PIC_INTS;
119
 
120
//
121
// I/O
122
//
123
 
124
//
125
// System
126
//
127
input                   clk_i;
128
input                   rst_i;
129
input   [1:0]            clmode_i;       // 00 WB=RISC, 01 WB=RISC/2, 10 N/A, 11 WB=RISC/4
130
input   [ppic_ints-1:0]  pic_ints_i;
131
 
132
//
133
// Instruction WISHBONE interface
134
//
135
input                   iwb_clk_i;      // clock input
136
input                   iwb_rst_i;      // reset input
137
input                   iwb_ack_i;      // normal termination
138
input                   iwb_err_i;      // termination w/ error
139
input                   iwb_rty_i;      // termination w/ retry
140
input   [dw-1:0] iwb_dat_i;      // input data bus
141
output                  iwb_cyc_o;      // cycle valid output
142
output  [aw-1:0] iwb_adr_o;      // address bus outputs
143
output                  iwb_stb_o;      // strobe output
144
output                  iwb_we_o;       // indicates write transfer
145
output  [3:0]            iwb_sel_o;      // byte select outputs
146
output                  iwb_cab_o;      // indicates consecutive address burst
147
output  [dw-1:0] iwb_dat_o;      // output data bus
148
 
149
//
150
// Data WISHBONE interface
151
//
152
input                   dwb_clk_i;      // clock input
153
input                   dwb_rst_i;      // reset input
154
input                   dwb_ack_i;      // normal termination
155
input                   dwb_err_i;      // termination w/ error
156
input                   dwb_rty_i;      // termination w/ retry
157
input   [dw-1:0] dwb_dat_i;      // input data bus
158
output                  dwb_cyc_o;      // cycle valid output
159
output  [aw-1:0] dwb_adr_o;      // address bus outputs
160
output                  dwb_stb_o;      // strobe output
161
output                  dwb_we_o;       // indicates write transfer
162
output  [3:0]            dwb_sel_o;      // byte select outputs
163
output                  dwb_cab_o;      // indicates consecutive address burst
164
output  [dw-1:0] dwb_dat_o;      // output data bus
165
 
166
//
167
// External Debug Interface
168
//
169
input                   dbg_stall_i;    // External Stall Input
170
input   [dw-1:0] dbg_dat_i;      // External Data Input
171
input   [aw-1:0] dbg_adr_i;      // External Address Input
172
input   [2:0]            dbg_op_i;       // External Operation Select Input
173
input                   dbg_ewt_i;      // External Watchpoint Trigger Input
174
output  [3:0]            dbg_lss_o;      // External Load/Store Unit Status
175
output  [1:0]            dbg_is_o;       // External Insn Fetch Status
176
output  [10:0]           dbg_wp_o;       // Watchpoints Outputs
177
output                  dbg_bp_o;       // Breakpoint Output
178
output  [dw-1:0] dbg_dat_o;      // External Data Output
179
 
180
//
181
// Power Management
182
//
183
input                   pm_cpustall_i;
184
output  [3:0]            pm_clksd_o;
185
output                  pm_dc_gate_o;
186
output                  pm_ic_gate_o;
187
output                  pm_dmmu_gate_o;
188
output                  pm_immu_gate_o;
189
output                  pm_tt_gate_o;
190
output                  pm_cpu_gate_o;
191
output                  pm_wakeup_o;
192
output                  pm_lvolt_o;
193
 
194
 
195
//
196
// Internal wires and regs
197
//
198
 
199
//
200
// DC to BIU
201
//
202
wire    [dw-1:0] dcbiu_dat_dc;
203
wire    [aw-1:0] dcbiu_adr_dc;
204
wire                    dcbiu_cyc_dc;
205
wire                    dcbiu_stb_dc;
206
wire                    dcbiu_we_dc;
207
wire    [3:0]            dcbiu_sel_dc;
208
wire    [3:0]            dcbiu_tag_dc;
209
wire    [dw-1:0] dcbiu_dat_biu;
210
wire                    dcbiu_ack_biu;
211
wire                    dcbiu_err_biu;
212
wire    [3:0]            dcbiu_tag_biu;
213
 
214
//
215
// IC to BIU
216
//
217
wire    [dw-1:0] icbiu_dat_ic;
218
wire    [aw-1:0] icbiu_adr_ic;
219
wire                    icbiu_cyc_ic;
220
wire                    icbiu_stb_ic;
221
wire                    icbiu_we_ic;
222
wire    [3:0]            icbiu_sel_ic;
223
wire    [3:0]            icbiu_tag_ic;
224
wire    [dw-1:0] icbiu_dat_biu;
225
wire                    icbiu_ack_biu;
226
wire                    icbiu_err_biu;
227
wire    [3:0]            icbiu_tag_biu;
228
 
229
//
230
// CPU's SPR access to various RISC units (shared wires)
231
//
232
wire                    supv;
233
wire    [aw-1:0] spr_addr;
234
wire    [dw-1:0] spr_dat_cpu;
235
wire    [31:0]           spr_cs;
236
wire                    spr_we;
237
 
238
//
239
// DMMU and CPU
240
//
241
wire                    dmmu_en;
242
wire    [31:0]           spr_dat_dmmu;
243
 
244
//
245
// DMMU and DC
246
//
247
wire                    dcdmmu_err_dc;
248
wire    [3:0]            dcdmmu_tag_dc;
249
wire    [aw-1:0] dcdmmu_adr_dmmu;
250
wire                    dcdmmu_cyc_dmmu;
251
wire                    dcdmmu_stb_dmmu;
252
wire                    dcdmmu_ci_dmmu;
253
 
254
//
255
// CPU and data memory subsystem
256
//
257
wire                    dc_en;
258
wire    [31:0]           dcpu_adr_cpu;
259
wire                    dcpu_we_cpu;
260
wire    [3:0]            dcpu_sel_cpu;
261
wire    [3:0]            dcpu_tag_cpu;
262
wire    [31:0]           dcpu_dat_cpu;
263
wire    [31:0]           dcpu_dat_dc;
264
wire                    dcpu_ack_dc;
265
wire                    dcpu_rty_dc;
266
wire                    dcpu_err_dmmu;
267
wire    [3:0]            dcpu_tag_dmmu;
268
 
269
//
270
// IMMU and CPU
271
//
272
wire                    immu_en;
273
wire    [31:0]           spr_dat_immu;
274
 
275
//
276
// CPU and insn memory subsystem
277
//
278
wire                    ic_en;
279
wire    [31:0]           icpu_adr_cpu;
280
wire                    icpu_cyc_cpu;
281
wire                    icpu_stb_cpu;
282
wire                    icpu_we_cpu;
283
wire    [3:0]            icpu_sel_cpu;
284
wire    [3:0]            icpu_tag_cpu;
285
wire    [31:0]           icpu_dat_ic;
286
wire                    icpu_ack_ic;
287
wire    [31:0]           icpu_adr_immu;
288
wire                    icpu_err_immu;
289
wire    [3:0]            icpu_tag_immu;
290
 
291
//
292
// IMMU and IC
293
//
294
wire    [aw-1:0] icimmu_adr_immu;
295 617 lampret
wire                    icimmu_rty_ic;
296 504 lampret
wire                    icimmu_err_ic;
297
wire    [3:0]            icimmu_tag_ic;
298
wire                    icimmu_cyc_immu;
299
wire                    icimmu_stb_immu;
300
wire                    icimmu_ci_immu;
301
 
302
//
303
// Connection between CPU and PIC
304
//
305
wire    [dw-1:0] spr_dat_pic;
306
wire                    pic_wakeup;
307 589 lampret
wire                    sig_int;
308 504 lampret
 
309
//
310
// Connection between CPU and PM
311
//
312
wire    [dw-1:0] spr_dat_pm;
313
 
314
//
315
// CPU and TT
316
//
317
wire    [dw-1:0] spr_dat_tt;
318 589 lampret
wire                    sig_tick;
319 504 lampret
 
320
//
321
// Debug port and caches/MMUs
322
//
323
wire    [dw-1:0] spr_dat_du;
324
wire                    du_stall;
325
wire    [dw-1:0] du_addr;
326
wire    [dw-1:0] du_dat_du;
327
wire                    du_read;
328
wire                    du_write;
329
wire    [12:0]           du_except;
330
wire    [`OR1200_DU_DSR_WIDTH-1:0]     du_dsr;
331 636 lampret
wire    [dw-1:0] du_dat_cpu;
332 504 lampret
 
333
wire                    ex_freeze;
334
wire    [31:0]           ex_insn;
335
wire    [`OR1200_BRANCHOP_WIDTH-1:0]     branch_op;
336
 
337
//
338
// Instantiation of Instruction WISHBONE BIU
339
//
340
or1200_wb_biu iwb_biu(
341
        // RISC clk, rst and clock control
342
        .clk(clk_i),
343
        .rst(rst_i),
344
        .clmode(clmode_i),
345
 
346
        // WISHBONE interface
347
        .wb_clk_i(iwb_clk_i),
348
        .wb_rst_i(iwb_rst_i),
349
        .wb_ack_i(iwb_ack_i),
350
        .wb_err_i(iwb_err_i),
351
        .wb_rty_i(iwb_rty_i),
352
        .wb_dat_i(iwb_dat_i),
353
        .wb_cyc_o(iwb_cyc_o),
354
        .wb_adr_o(iwb_adr_o),
355
        .wb_stb_o(iwb_stb_o),
356
        .wb_we_o(iwb_we_o),
357
        .wb_sel_o(iwb_sel_o),
358
        .wb_cab_o(iwb_cab_o),
359
        .wb_dat_o(iwb_dat_o),
360
 
361
        // Internal RISC bus
362
        .biu_dat_i(icbiu_dat_ic),
363
        .biu_adr_i(icbiu_adr_ic),
364
        .biu_cyc_i(icbiu_cyc_ic),
365
        .biu_stb_i(icbiu_stb_ic),
366
        .biu_we_i(icbiu_we_ic),
367
        .biu_sel_i(icbiu_sel_ic),
368
        .biu_cab_i(icbiu_cab_ic),
369
        .biu_dat_o(icbiu_dat_biu),
370
        .biu_ack_o(icbiu_ack_biu),
371
        .biu_err_o(icbiu_err_biu)
372
);
373
 
374
//
375
// Instantiation of Data WISHBONE BIU
376
//
377
or1200_wb_biu dwb_biu(
378
        // RISC clk, rst and clock control
379
        .clk(clk_i),
380
        .rst(rst_i),
381
        .clmode(clmode_i),
382
 
383
        // WISHBONE interface
384
        .wb_clk_i(dwb_clk_i),
385
        .wb_rst_i(dwb_rst_i),
386
        .wb_ack_i(dwb_ack_i),
387
        .wb_err_i(dwb_err_i),
388
        .wb_rty_i(dwb_rty_i),
389
        .wb_dat_i(dwb_dat_i),
390
        .wb_cyc_o(dwb_cyc_o),
391
        .wb_adr_o(dwb_adr_o),
392
        .wb_stb_o(dwb_stb_o),
393
        .wb_we_o(dwb_we_o),
394
        .wb_sel_o(dwb_sel_o),
395
        .wb_cab_o(dwb_cab_o),
396
        .wb_dat_o(dwb_dat_o),
397
 
398
        // Internal RISC bus
399
        .biu_dat_i(dcbiu_dat_dc),
400
        .biu_adr_i(dcbiu_adr_dc),
401
        .biu_cyc_i(dcbiu_cyc_dc),
402
        .biu_stb_i(dcbiu_stb_dc),
403
        .biu_we_i(dcbiu_we_dc),
404
        .biu_sel_i(dcbiu_sel_dc),
405
        .biu_cab_i(dcbiu_cab_dc),
406
        .biu_dat_o(dcbiu_dat_biu),
407
        .biu_ack_o(dcbiu_ack_biu),
408
        .biu_err_o(dcbiu_err_biu)
409
);
410
 
411
//
412
// Instantiation of IMMU
413
//
414
or1200_immu_top or1200_immu_top(
415
        // Rst and clk
416
        .clk(clk_i),
417
        .rst(rst_i),
418
 
419
        // CPU i/f
420
        .ic_en(ic_en),
421
        .immu_en(immu_en),
422
        .supv(supv),
423
        .icpu_adr_i(icpu_adr_cpu),
424
        .icpu_cyc_i(icpu_cyc_cpu),
425
        .icpu_stb_i(icpu_stb_cpu),
426
        .icpu_adr_o(icpu_adr_immu),
427
        .icpu_tag_o(icpu_tag_immu),
428 617 lampret
        .icpu_rty_o(icpu_rty_immu),
429 504 lampret
        .icpu_err_o(icpu_err_immu),
430
 
431
        // SPR access
432
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_IMMU]),
433
        .spr_write(spr_we),
434
        .spr_addr(spr_addr),
435
        .spr_dat_i(spr_dat_cpu),
436
        .spr_dat_o(spr_dat_immu),
437
 
438
        // IC i/f
439 617 lampret
        .icimmu_rty_i(icimmu_rty_ic),
440 504 lampret
        .icimmu_err_i(icimmu_err_ic),
441
        .icimmu_tag_i(icimmu_tag_ic),
442
        .icimmu_adr_o(icimmu_adr_immu),
443
        .icimmu_cyc_o(icimmu_cyc_immu),
444
        .icimmu_stb_o(icimmu_stb_immu),
445
        .icimmu_ci_o(icimmu_ci_immu)
446
);
447
 
448
//
449
// Instantiation of Instruction Cache
450
//
451
or1200_ic_top or1200_ic_top(
452
        .clk(clk_i),
453
        .rst(rst_i),
454
 
455
        // IC and CPU/IMMU
456
        .ic_en(ic_en),
457
        .icimmu_adr_i(icimmu_adr_immu),
458
        .icimmu_cyc_i(icimmu_cyc_immu),
459
        .icimmu_stb_i(icimmu_stb_immu),
460
        .icimmu_ci_i(icimmu_ci_immu),
461
        .icpu_we_i(icpu_we_cpu),
462
        .icpu_sel_i(icpu_sel_cpu),
463
        .icpu_tag_i(icpu_tag_cpu),
464
        .icpu_dat_o(icpu_dat_ic),
465
        .icpu_ack_o(icpu_ack_ic),
466 617 lampret
        .icimmu_rty_o(icimmu_rty_ic),
467 504 lampret
        .icimmu_err_o(icimmu_err_ic),
468
        .icimmu_tag_o(icimmu_tag_ic),
469
 
470
        // SPR access
471
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_IC]),
472
        .spr_write(spr_we),
473
        .spr_dat_i(spr_dat_cpu),
474
 
475
        // IC and BIU
476
        .icbiu_dat_o(icbiu_dat_ic),
477
        .icbiu_adr_o(icbiu_adr_ic),
478
        .icbiu_cyc_o(icbiu_cyc_ic),
479
        .icbiu_stb_o(icbiu_stb_ic),
480
        .icbiu_we_o(icbiu_we_ic),
481
        .icbiu_sel_o(icbiu_sel_ic),
482
        .icbiu_cab_o(icbiu_cab_ic),
483
        .icbiu_dat_i(icbiu_dat_biu),
484
        .icbiu_ack_i(icbiu_ack_biu),
485
        .icbiu_err_i(icbiu_err_biu)
486
);
487
 
488
//
489
// Instantiation of Instruction Cache
490
//
491
or1200_cpu or1200_cpu(
492
        .clk(clk_i),
493
        .rst(rst_i),
494
 
495
        // Connection IC and IFETCHER inside CPU
496
        .ic_en(ic_en),
497
        .icpu_adr_o(icpu_adr_cpu),
498
        .icpu_cyc_o(icpu_cyc_cpu),
499
        .icpu_stb_o(icpu_stb_cpu),
500
        .icpu_we_o(icpu_we_cpu),
501
        .icpu_sel_o(icpu_sel_cpu),
502
        .icpu_tag_o(icpu_tag_cpu),
503
        .icpu_dat_i(icpu_dat_ic),
504
        .icpu_ack_i(icpu_ack_ic),
505 617 lampret
        .icpu_rty_i(icpu_rty_immu),
506 504 lampret
        .icpu_adr_i(icpu_adr_immu),
507
        .icpu_err_i(icpu_err_immu),
508
        .icpu_tag_i(icpu_tag_immu),
509
 
510
        // Connection CPU to external Debug port
511
        .ex_freeze(ex_freeze),
512
        .ex_insn(ex_insn),
513
        .branch_op(branch_op),
514
        .du_stall(du_stall),
515
        .du_addr(du_addr),
516
        .du_dat_du(du_dat_du),
517
        .du_read(du_read),
518
        .du_write(du_write),
519
        .du_dsr(du_dsr),
520
        .du_except(du_except),
521 636 lampret
        .du_dat_cpu(du_dat_cpu),
522 504 lampret
 
523
        // Connection IMMU and CPU internally
524
        .immu_en(immu_en),
525
 
526
        // Connection DC and CPU
527
        .dc_en(dc_en),
528
        .dcpu_adr_o(dcpu_adr_cpu),
529
        .dcpu_cyc_o(dcpu_cyc_cpu),
530
        .dcpu_stb_o(dcpu_stb_cpu),
531
        .dcpu_we_o(dcpu_we_cpu),
532
        .dcpu_sel_o(dcpu_sel_cpu),
533
        .dcpu_tag_o(dcpu_tag_cpu),
534
        .dcpu_dat_o(dcpu_dat_cpu),
535
        .dcpu_dat_i(dcpu_dat_dc),
536
        .dcpu_ack_i(dcpu_ack_dc),
537
        .dcpu_rty_i(dcpu_rty_dc),
538
        .dcpu_err_i(dcpu_err_dmmu),
539
        .dcpu_tag_i(dcpu_tag_dmmu),
540
 
541
        // Connection DMMU and CPU internally
542
        .dmmu_en(dmmu_en),
543
 
544
        // Connection PIC and CPU's EXCEPT
545 589 lampret
        .sig_int(sig_int),
546
        .sig_tick(sig_tick),
547 504 lampret
 
548
        // SPRs
549
        .supv(supv),
550
        .spr_addr(spr_addr),
551 636 lampret
        .spr_dat_cpu(spr_dat_cpu),
552 504 lampret
        .spr_dat_pic(spr_dat_pic),
553
        .spr_dat_tt(spr_dat_tt),
554
        .spr_dat_pm(spr_dat_pm),
555
        .spr_dat_dmmu(spr_dat_dmmu),
556
        .spr_dat_immu(spr_dat_immu),
557
        .spr_dat_du(spr_dat_du),
558
        .spr_cs(spr_cs),
559
        .spr_we(spr_we)
560
);
561
 
562
//
563
// Instantiation of DMMU
564
//
565
or1200_dmmu_top or1200_dmmu_top(
566
        // Rst and clk
567
        .clk(clk_i),
568
        .rst(rst_i),
569
 
570
        // CPU i/f
571
        .dc_en(dc_en),
572
        .dmmu_en(dmmu_en),
573
        .supv(supv),
574
        .dcpu_adr_i(dcpu_adr_cpu),
575
        .dcpu_cyc_i(dcpu_cyc_cpu),
576
        .dcpu_stb_i(dcpu_stb_cpu),
577
        .dcpu_we_i(dcpu_we_cpu),
578
        .dcpu_tag_o(dcpu_tag_dmmu),
579
        .dcpu_err_o(dcpu_err_dmmu),
580
 
581
        // SPR access
582
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DMMU]),
583
        .spr_write(spr_we),
584
        .spr_addr(spr_addr),
585
        .spr_dat_i(spr_dat_cpu),
586
        .spr_dat_o(spr_dat_dmmu),
587
 
588
        // DC i/f
589
        .dcdmmu_err_i(dcdmmu_err_dc),
590
        .dcdmmu_tag_i(dcdmmu_tag_dc),
591
        .dcdmmu_adr_o(dcdmmu_adr_dmmu),
592
        .dcdmmu_cyc_o(dcdmmu_cyc_dmmu),
593
        .dcdmmu_stb_o(dcdmmu_stb_dmmu),
594
        .dcdmmu_ci_o(dcdmmu_ci_dmmu)
595
);
596
 
597
//
598
// Instantiation of Data Cache
599
//
600
or1200_dc_top or1200_dc_top(
601
        .clk(clk_i),
602
        .rst(rst_i),
603
 
604
        // DC and CPU/DMMU
605
        .dc_en(dc_en),
606
        .dcdmmu_adr_i(dcdmmu_adr_dmmu),
607
        .dcdmmu_cyc_i(dcdmmu_cyc_dmmu),
608
        .dcdmmu_stb_i(dcdmmu_stb_dmmu),
609
        .dcdmmu_ci_i(dcdmmu_ci_dmmu),
610
        .dcpu_we_i(dcpu_we_cpu),
611
        .dcpu_sel_i(dcpu_sel_cpu),
612
        .dcpu_tag_i(dcpu_tag_cpu),
613
        .dcpu_dat_i(dcpu_dat_cpu),
614
        .dcpu_dat_o(dcpu_dat_dc),
615
        .dcpu_ack_o(dcpu_ack_dc),
616
        .dcpu_rty_o(dcpu_rty_dc),
617
        .dcdmmu_err_o(dcdmmu_err_dc),
618
        .dcdmmu_tag_o(dcdmmu_tag_dc),
619
 
620
        // SPR access
621
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DC]),
622
        .spr_write(spr_we),
623
        .spr_dat_i(spr_dat_cpu),
624
 
625
        // DC and BIU
626
        .dcbiu_dat_o(dcbiu_dat_dc),
627
        .dcbiu_adr_o(dcbiu_adr_dc),
628
        .dcbiu_cyc_o(dcbiu_cyc_dc),
629
        .dcbiu_stb_o(dcbiu_stb_dc),
630
        .dcbiu_we_o(dcbiu_we_dc),
631
        .dcbiu_sel_o(dcbiu_sel_dc),
632
        .dcbiu_cab_o(dcbiu_cab_dc),
633
        .dcbiu_dat_i(dcbiu_dat_biu),
634
        .dcbiu_ack_i(dcbiu_ack_biu),
635
        .dcbiu_err_i(dcbiu_err_biu)
636
);
637
 
638
//
639
// Instantiation of Debug Unit
640
//
641
or1200_du or1200_du(
642
        // RISC Internal Interface
643
        .clk(clk_i),
644
        .rst(rst_i),
645
        .dcpu_cyc_i(dcpu_cyc_cpu),
646
        .dcpu_stb_i(dcpu_stb_cpu),
647
        .dcpu_we_i(dcpu_we_cpu),
648
        .icpu_cyc_i(icpu_cyc_cpu),
649
        .icpu_stb_i(icpu_stb_cpu),
650
        .ex_freeze(ex_freeze),
651
        .branch_op(branch_op),
652
        .ex_insn(ex_insn),
653
        .du_dsr(du_dsr),
654
 
655
        // DU's access to SPR unit
656
        .du_stall(du_stall),
657
        .du_addr(du_addr),
658 636 lampret
        .du_dat_i(du_dat_cpu),
659 504 lampret
        .du_dat_o(du_dat_du),
660
        .du_read(du_read),
661
        .du_write(du_write),
662
        .du_except(du_except),
663
 
664
        // Access to DU's SPRs
665
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_DU]),
666
        .spr_write(spr_we),
667
        .spr_addr(spr_addr),
668
        .spr_dat_i(spr_dat_cpu),
669
        .spr_dat_o(spr_dat_du),
670
 
671
        // External Debug Interface
672
        .dbg_stall_i(dbg_stall_i),
673
        .dbg_dat_i(dbg_dat_i),
674
        .dbg_adr_i(dbg_adr_i),
675
        .dbg_op_i(dbg_op_i),
676
        .dbg_ewt_i(dbg_ewt_i),
677
        .dbg_lss_o(dbg_lss_o),
678
        .dbg_is_o(dbg_is_o),
679
        .dbg_wp_o(dbg_wp_o),
680
        .dbg_bp_o(dbg_bp_o),
681
        .dbg_dat_o(dbg_dat_o)
682
);
683
 
684
//
685
// Programmable interrupt controller
686
//
687
or1200_pic or1200_pic(
688
        // RISC Internal Interface
689
        .clk(clk_i),
690
        .rst(rst_i),
691
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_PIC]),
692
        .spr_write(spr_we),
693
        .spr_addr(spr_addr),
694
        .spr_dat_i(spr_dat_cpu),
695
        .spr_dat_o(spr_dat_pic),
696
        .pic_wakeup(pic_wakeup),
697 589 lampret
        .int(sig_int),
698 504 lampret
 
699
        // PIC Interface
700
        .pic_int(pic_ints_i)
701
);
702
 
703
//
704
// Instantiation of Tick timer
705
//
706
or1200_tt or1200_tt(
707
        // RISC Internal Interface
708
        .clk(clk_i),
709
        .rst(rst_i),
710 617 lampret
        .du_stall(du_stall),
711 504 lampret
        .spr_cs(spr_cs[`OR1200_SPR_GROUP_TT]),
712
        .spr_write(spr_we),
713
        .spr_addr(spr_addr),
714
        .spr_dat_i(spr_dat_cpu),
715
        .spr_dat_o(spr_dat_tt),
716 589 lampret
        .int(sig_tick)
717 504 lampret
);
718
 
719
//
720
// Instantiation of Power Management
721
//
722
or1200_pm or1200_pm(
723
        // RISC Internal Interface
724
        .clk(clk_i),
725
        .rst(rst_i),
726
        .pic_wakeup(pic_wakeup),
727
        .spr_write(spr_we),
728
        .spr_addr(spr_addr),
729
        .spr_dat_i(spr_dat_cpu),
730
        .spr_dat_o(spr_dat_pm),
731
 
732
        // Power Management Interface
733
        .pm_cpustall(pm_cpustall_i),
734
        .pm_clksd(pm_clksd_o),
735
        .pm_dc_gate(pm_dc_gate_o),
736
        .pm_ic_gate(pm_ic_gate_o),
737
        .pm_dmmu_gate(pm_dmmu_gate_o),
738
        .pm_immu_gate(pm_immu_gate_o),
739
        .pm_tt_gate(pm_tt_gate_o),
740
        .pm_cpu_gate(pm_cpu_gate_o),
741
        .pm_wakeup(pm_wakeup_o),
742
        .pm_lvolt(pm_lvolt_o)
743
);
744
 
745
 
746
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.