OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_27/] [or1200/] [rtl/] [verilog/] [or1200_defines.v] - Blame information for rev 1765

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 504 lampret
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200's definitions                                        ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  Parameters of the OR1200 core                               ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - add parameters that are missing                          ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47 1267 lampret
// Revision 1.35.4.6  2004/02/11 01:40:11  lampret
48
// preliminary HW breakpoints support in debug unit (by default disabled). To enable define OR1200_DU_HWBKPTS.
49 1228 simons
//
50 1267 lampret
// Revision 1.35.4.5  2004/01/15 06:46:38  markom
51
// interface to debug changed; no more opselect; stb-ack protocol
52
//
53
// Revision 1.35.4.4  2004/01/11 22:45:46  andreje
54
// Separate instruction and data QMEM decoders, QMEM acknowledge and byte-select added
55
//
56
// Revision 1.35.4.3  2003/12/17 13:43:38  simons
57
// Exception prefix configuration changed.
58
//
59
// Revision 1.35.4.2  2003/12/05 00:05:03  lampret
60
// Static exception prefix.
61
//
62
// Revision 1.35.4.1  2003/07/08 15:36:37  lampret
63
// Added embedded memory QMEM.
64
//
65 1200 markom
// Revision 1.35  2003/04/24 00:16:07  lampret
66
// No functional changes. Added defines to disable implementation of multiplier/MAC
67
//
68 1159 lampret
// Revision 1.34  2003/04/20 22:23:57  lampret
69
// No functional change. Only added customization for exception vectors.
70
//
71 1155 lampret
// Revision 1.33  2003/04/07 20:56:07  lampret
72
// Fixed OR1200_CLKDIV_x_SUPPORTED defines. Better description.
73
//
74 1139 lampret
// Revision 1.32  2003/04/07 01:26:57  lampret
75
// RFRAM defines comments updated. Altera LPM option added.
76
//
77 1132 lampret
// Revision 1.31  2002/12/08 08:57:56  lampret
78
// Added optional support for WB B3 specification (xwb_cti_o, xwb_bte_o). Made xwb_cab_o optional.
79
//
80 1104 lampret
// Revision 1.30  2002/10/28 15:09:22  mohor
81
// Previous check-in was done by mistake.
82
//
83 1078 mohor
// Revision 1.29  2002/10/28 15:03:50  mohor
84 1267 lampret
// Signal scanb_sen renamed to scanb_en.
85 1077 mohor
//
86
// Revision 1.28  2002/10/17 20:04:40  lampret
87
// Added BIST scan. Special VS RAMs need to be used to implement BIST.
88
//
89 1063 lampret
// Revision 1.27  2002/09/16 03:13:23  lampret
90
// Removed obsolete comment.
91
//
92 1055 lampret
// Revision 1.26  2002/09/08 05:52:16  lampret
93
// Added optional l.div/l.divu insns. By default they are disabled.
94
//
95 1035 lampret
// Revision 1.25  2002/09/07 19:16:10  lampret
96
// If SR[CY] implemented with OR1200_IMPL_ADDC enabled, l.add/l.addi also set SR[CY].
97
//
98 1033 lampret
// Revision 1.24  2002/09/07 05:42:02  lampret
99
// Added optional SR[CY]. Added define to enable additional (compare) flag modifiers. Defines are OR1200_IMPL_ADDC and OR1200_ADDITIONAL_FLAG_MODIFIERS.
100
//
101 1032 lampret
// Revision 1.23  2002/09/04 00:50:34  lampret
102
// Now most of the configuration registers are updatded automatically based on defines in or1200_defines.v.
103
//
104 1023 lampret
// Revision 1.22  2002/09/03 22:28:21  lampret
105
// As per Taylor Su suggestion all case blocks are full case by default and optionally (OR1200_CASE_DEFAULT) can be disabled to increase clock frequncy.
106
//
107 1022 lampret
// Revision 1.21  2002/08/22 02:18:55  lampret
108
// Store buffer has been tested and it works. BY default it is still disabled until uClinux confirms correct operation on FPGA board.
109
//
110 994 lampret
// Revision 1.20  2002/08/18 21:59:45  lampret
111
// Disable SB until it is tested
112
//
113 984 lampret
// Revision 1.19  2002/08/18 19:53:08  lampret
114
// Added store buffer.
115
//
116 977 lampret
// Revision 1.18  2002/08/15 06:04:11  lampret
117
// Fixed Xilinx trace buffer address. REported by Taylor Su.
118
//
119 962 lampret
// Revision 1.17  2002/08/12 05:31:44  lampret
120
// Added OR1200_WB_RETRY. Moved WB registered outsputs / samples inputs into lower section.
121
//
122 944 lampret
// Revision 1.16  2002/07/14 22:17:17  lampret
123
// Added simple trace buffer [only for Xilinx Virtex target]. Fixed instruction fetch abort when new exception is recognized.
124
//
125 895 lampret
// Revision 1.15  2002/06/08 16:20:21  lampret
126
// Added defines for enabling generic FF based memory macro for register file.
127
//
128 870 lampret
// Revision 1.14  2002/03/29 16:24:06  lampret
129
// Changed comment about synopsys to _synopsys_ because synthesis was complaining about unknown directives
130
//
131 790 lampret
// Revision 1.13  2002/03/29 15:16:55  lampret
132
// Some of the warnings fixed.
133
//
134 788 lampret
// Revision 1.12  2002/03/28 19:25:42  lampret
135
// Added second type of Virtual Silicon two-port SRAM (for register file). Changed defines for VS STP RAMs.
136
//
137 778 lampret
// Revision 1.11  2002/03/28 19:13:17  lampret
138
// Updated defines.
139
//
140 776 lampret
// Revision 1.10  2002/03/14 00:30:24  lampret
141
// Added alternative for critical path in DU.
142
//
143 737 lampret
// Revision 1.9  2002/03/11 01:26:26  lampret
144
// Fixed async loop. Changed multiplier type for ASIC.
145
//
146 735 lampret
// Revision 1.8  2002/02/11 04:33:17  lampret
147
// Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr.
148
//
149 660 lampret
// Revision 1.7  2002/02/01 19:56:54  lampret
150
// Fixed combinational loops.
151
//
152 636 lampret
// Revision 1.6  2002/01/19 14:10:22  lampret
153
// Fixed OR1200_XILINX_RAM32X1D.
154
//
155 597 lampret
// Revision 1.5  2002/01/18 07:56:00  lampret
156
// No more low/high priority interrupts (PICPR removed). Added tick timer exception. Added exception prefix (SR[EPH]). Fixed single-step bug whenreading NPC.
157
//
158 589 lampret
// Revision 1.4  2002/01/14 09:44:12  lampret
159
// Default ASIC configuration does not sample WB inputs.
160
//
161 569 lampret
// Revision 1.3  2002/01/08 00:51:08  lampret
162
// Fixed typo. OR1200_REGISTERED_OUTPUTS was not defined. Should be.
163
//
164 536 lampret
// Revision 1.2  2002/01/03 21:23:03  lampret
165
// Uncommented OR1200_REGISTERED_OUTPUTS for FPGA target.
166
//
167 512 lampret
// Revision 1.1  2002/01/03 08:16:15  lampret
168
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
169
//
170 504 lampret
// Revision 1.20  2001/12/04 05:02:36  lampret
171
// Added OR1200_GENERIC_MULTP2_32X32 and OR1200_ASIC_MULTP2_32X32
172
//
173
// Revision 1.19  2001/11/27 19:46:57  lampret
174
// Now FPGA and ASIC target are separate.
175
//
176
// Revision 1.18  2001/11/23 21:42:31  simons
177
// Program counter divided to PPC and NPC.
178
//
179
// Revision 1.17  2001/11/23 08:38:51  lampret
180
// Changed DSR/DRR behavior and exception detection.
181
//
182
// Revision 1.16  2001/11/20 21:30:38  lampret
183
// Added OR1200_REGISTERED_INPUTS.
184
//
185
// Revision 1.15  2001/11/19 14:29:48  simons
186
// Cashes disabled.
187
//
188
// Revision 1.14  2001/11/13 10:02:21  lampret
189
// Added 'setpc'. Renamed some signals (except_flushpipe into flushpipe etc)
190
//
191
// Revision 1.13  2001/11/12 01:45:40  lampret
192
// Moved flag bit into SR. Changed RF enable from constant enable to dynamic enable for read ports.
193
//
194
// Revision 1.12  2001/11/10 03:43:57  lampret
195
// Fixed exceptions.
196
//
197
// Revision 1.11  2001/11/02 18:57:14  lampret
198
// Modified virtual silicon instantiations.
199
//
200
// Revision 1.10  2001/10/21 17:57:16  lampret
201
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
202
//
203
// Revision 1.9  2001/10/19 23:28:46  lampret
204
// Fixed some synthesis warnings. Configured with caches and MMUs.
205
//
206
// Revision 1.8  2001/10/14 13:12:09  lampret
207
// MP3 version.
208
//
209
// Revision 1.1.1.1  2001/10/06 10:18:36  igorm
210
// no message
211
//
212
// Revision 1.3  2001/08/17 08:01:19  lampret
213
// IC enable/disable.
214
//
215
// Revision 1.2  2001/08/13 03:36:20  lampret
216
// Added cfg regs. Moved all defines into one defines.v file. More cleanup.
217
//
218
// Revision 1.1  2001/08/09 13:39:33  lampret
219
// Major clean-up.
220
//
221
// Revision 1.2  2001/07/22 03:31:54  lampret
222
// Fixed RAM's oen bug. Cache bypass under development.
223
//
224
// Revision 1.1  2001/07/20 00:46:03  lampret
225
// Development version of RTL. Libraries are missing.
226
//
227
//
228
 
229
//
230
// Dump VCD
231
//
232
//`define OR1200_VCD_DUMP
233
 
234
//
235
// Generate debug messages during simulation
236
//
237
//`define OR1200_VERBOSE
238
 
239 1078 mohor
//  `define OR1200_ASIC
240 504 lampret
////////////////////////////////////////////////////////
241
//
242
// Typical configuration for an ASIC
243
//
244
`ifdef OR1200_ASIC
245
 
246
//
247
// Target ASIC memories
248
//
249
//`define OR1200_ARTISAN_SSP
250
//`define OR1200_ARTISAN_SDP
251
//`define OR1200_ARTISAN_STP
252
`define OR1200_VIRTUALSILICON_SSP
253 1077 mohor
//`define OR1200_VIRTUALSILICON_STP_T1
254 778 lampret
//`define OR1200_VIRTUALSILICON_STP_T2
255 504 lampret
 
256
//
257
// Do not implement Data cache
258
//
259
//`define OR1200_NO_DC
260
 
261
//
262
// Do not implement Insn cache
263
//
264
//`define OR1200_NO_IC
265
 
266
//
267
// Do not implement Data MMU
268
//
269
//`define OR1200_NO_DMMU
270
 
271
//
272
// Do not implement Insn MMU
273
//
274
//`define OR1200_NO_IMMU
275
 
276
//
277 944 lampret
// Select between ASIC optimized and generic multiplier
278 504 lampret
//
279 735 lampret
//`define OR1200_ASIC_MULTP2_32X32
280
`define OR1200_GENERIC_MULTP2_32X32
281 504 lampret
 
282
//
283
// Size/type of insn/data cache if implemented
284
//
285
// `define OR1200_IC_1W_4KB
286
`define OR1200_IC_1W_8KB
287
// `define OR1200_DC_1W_4KB
288
`define OR1200_DC_1W_8KB
289
 
290
`else
291
 
292
 
293
/////////////////////////////////////////////////////////
294
//
295
// Typical configuration for an FPGA
296
//
297
 
298
//
299
// Target FPGA memories
300
//
301 1132 lampret
//`define OR1200_ALTERA_LPM
302 504 lampret
`define OR1200_XILINX_RAMB4
303 776 lampret
//`define OR1200_XILINX_RAM32X1D
304 895 lampret
//`define OR1200_USE_RAM16X1D_FOR_RAM32X1D
305 504 lampret
 
306
//
307
// Do not implement Data cache
308
//
309
//`define OR1200_NO_DC
310
 
311
//
312
// Do not implement Insn cache
313
//
314
//`define OR1200_NO_IC
315
 
316
//
317
// Do not implement Data MMU
318
//
319
//`define OR1200_NO_DMMU
320
 
321
//
322
// Do not implement Insn MMU
323
//
324
//`define OR1200_NO_IMMU
325
 
326
//
327 944 lampret
// Select between ASIC and generic multiplier
328 504 lampret
//
329 944 lampret
// (Generic seems to trigger a bug in the Cadence Ncsim simulator)
330 504 lampret
//
331
//`define OR1200_ASIC_MULTP2_32X32
332
`define OR1200_GENERIC_MULTP2_32X32
333
 
334
//
335
// Size/type of insn/data cache if implemented
336
// (consider available FPGA memory resources)
337
//
338
`define OR1200_IC_1W_4KB
339
//`define OR1200_IC_1W_8KB
340
`define OR1200_DC_1W_4KB
341
//`define OR1200_DC_1W_8KB
342
 
343
`endif
344
 
345
 
346
//////////////////////////////////////////////////////////
347
//
348
// Do not change below unless you know what you are doing
349
//
350
 
351 788 lampret
//
352 1063 lampret
// Enable RAM BIST
353
//
354
// At the moment this only works for Virtual Silicon
355
// single port RAMs. For other RAMs it has not effect.
356
// Special wrapper for VS RAMs needs to be provided
357
// with scan flops to facilitate bist scan.
358
//
359 1078 mohor
//`define OR1200_BIST
360 1063 lampret
 
361
//
362 944 lampret
// Register OR1200 WISHBONE outputs
363
// (must be defined/enabled)
364
//
365
`define OR1200_REGISTERED_OUTPUTS
366
 
367
//
368
// Register OR1200 WISHBONE inputs
369
//
370
// (must be undefined/disabled)
371
//
372
//`define OR1200_REGISTERED_INPUTS
373
 
374
//
375 895 lampret
// Disable bursts if they are not supported by the
376
// memory subsystem (only affect cache line fill)
377
//
378
//`define OR1200_NO_BURSTS
379
//
380
 
381
//
382 944 lampret
// WISHBONE retry counter range
383
//
384
// 2^value range for retry counter. Retry counter
385
// is activated whenever *wb_rty_i is asserted and
386
// until retry counter expires, corresponding
387
// WISHBONE interface is deactivated.
388
//
389
// To disable retry counters and *wb_rty_i all together,
390
// undefine this macro.
391
//
392
//`define OR1200_WB_RETRY 7
393
 
394
//
395 1104 lampret
// WISHBONE Consecutive Address Burst
396
//
397
// This was used prior to WISHBONE B3 specification
398
// to identify bursts. It is no longer needed but
399
// remains enabled for compatibility with old designs.
400
//
401
// To remove *wb_cab_o ports undefine this macro.
402
//
403
`define OR1200_WB_CAB
404
 
405
//
406
// WISHBONE B3 compatible interface
407
//
408
// This follows the WISHBONE B3 specification.
409
// It is not enabled by default because most
410
// designs still don't use WB b3.
411
//
412
// To enable *wb_cti_o/*wb_bte_o ports,
413
// define this macro.
414
//
415
//`define OR1200_WB_B3
416
 
417
//
418 788 lampret
// Enable additional synthesis directives if using
419 790 lampret
// _Synopsys_ synthesis tool
420 788 lampret
//
421
//`define OR1200_ADDITIONAL_SYNOPSYS_DIRECTIVES
422
 
423
//
424 1022 lampret
// Enables default statement in some case blocks
425
// and disables Synopsys synthesis directive full_case
426
//
427
// By default it is enabled. When disabled it
428
// can increase clock frequency.
429
//
430
`define OR1200_CASE_DEFAULT
431
 
432
//
433 504 lampret
// Operand width / register file address width
434 788 lampret
//
435
// (DO NOT CHANGE)
436
//
437 504 lampret
`define OR1200_OPERAND_WIDTH            32
438
`define OR1200_REGFILE_ADDR_WIDTH       5
439
 
440
//
441 1032 lampret
// l.add/l.addi/l.and and optional l.addc/l.addic
442
// also set (compare) flag when result of their
443
// operation equals zero
444
//
445
// At the time of writing this, default or32
446
// C/C++ compiler doesn't generate code that
447
// would benefit from this optimization.
448
//
449
// By default this optimization is disabled to
450
// save area.
451
//
452
//`define OR1200_ADDITIONAL_FLAG_MODIFIERS
453
 
454
//
455 1267 lampret
// Implement l.addc/l.addic instructions
456 1032 lampret
//
457
// By default implementation of l.addc/l.addic
458 1267 lampret
// instructions is enabled in case you need them.
459
// If you don't use them, then disable implementation
460
// to save area.
461 1032 lampret
//
462 1267 lampret
`define OR1200_IMPL_ADDC
463
 
464 1033 lampret
//
465 1267 lampret
// Implement carry bit SR[CY]
466
//
467
// By default implementation of SR[CY] is enabled
468
// to be compliant with the simulator. However
469
// SR[CY] is explicitly only used by l.addc/l.addic
470
// instructions and if these two insns are not
471
// implemented there is not much point having SR[CY].
472
//
473
`define OR1200_IMPL_CY
474 1032 lampret
 
475
//
476 1035 lampret
// Implement optional l.div/l.divu instructions
477
//
478
// By default divide instructions are not implemented
479
// to save area and increase clock frequency. or32 C/C++
480
// compiler can use soft library for division.
481
//
482 1159 lampret
// To implement divide, multiplier needs to be implemented.
483
//
484 1035 lampret
//`define OR1200_IMPL_DIV
485
 
486
//
487 504 lampret
// Implement rotate in the ALU
488
//
489 1032 lampret
// At the time of writing this, or32
490
// C/C++ compiler doesn't generate rotate
491
// instructions. However or32 assembler
492
// can assemble code that uses rotate insn.
493
// This means that rotate instructions
494
// must be used manually inserted.
495
//
496
// By default implementation of rotate
497
// is disabled to save area and increase
498
// clock frequency.
499
//
500 504 lampret
//`define OR1200_IMPL_ALU_ROTATE
501
 
502
//
503
// Type of ALU compare to implement
504
//
505 1032 lampret
// Try either one to find what yields
506
// higher clock frequencyin your case.
507
//
508 504 lampret
//`define OR1200_IMPL_ALU_COMP1
509
`define OR1200_IMPL_ALU_COMP2
510
 
511
//
512 1159 lampret
// Implement multiplier
513 504 lampret
//
514 1159 lampret
// By default multiplier is implemented
515
//
516
`define OR1200_MULT_IMPLEMENTED
517
 
518
//
519
// Implement multiply-and-accumulate
520
//
521
// By default MAC is implemented. To
522
// implement MAC, multiplier needs to be
523
// implemented.
524
//
525
`define OR1200_MAC_IMPLEMENTED
526
 
527
//
528
// Low power, slower multiplier
529
//
530
// Select between low-power (larger) multiplier
531
// and faster multiplier. The actual difference
532
// is only AND logic that prevents distribution
533
// of operands into the multiplier when instruction
534
// in execution is not multiply instruction
535
//
536 776 lampret
//`define OR1200_LOWPWR_MULT
537 504 lampret
 
538
//
539 1139 lampret
// Clock ratio RISC clock versus WB clock
540 504 lampret
//
541 1139 lampret
// If you plan to run WB:RISC clock fixed to 1:1, disable
542
// both defines
543 504 lampret
//
544 1139 lampret
// For WB:RISC 1:2 or 1:1, enable OR1200_CLKDIV_2_SUPPORTED
545
// and use clmode to set ratio
546
//
547
// For WB:RISC 1:4, 1:2 or 1:1, enable both defines and use
548
// clmode to set ratio
549
//
550 504 lampret
`define OR1200_CLKDIV_2_SUPPORTED
551 776 lampret
//`define OR1200_CLKDIV_4_SUPPORTED
552 504 lampret
 
553
//
554
// Type of register file RAM
555
//
556 1132 lampret
// Memory macro w/ two ports (see or1200_tpram_32x32.v)
557 504 lampret
// `define OR1200_RFRAM_TWOPORT
558 870 lampret
//
559 1132 lampret
// Memory macro dual port (see or1200_dpram_32x32.v)
560 870 lampret
`define OR1200_RFRAM_DUALPORT
561
//
562 1132 lampret
// Generic (flip-flop based) register file (see or1200_rfram_generic.v)
563
//`define OR1200_RFRAM_GENERIC
564 504 lampret
 
565
//
566 776 lampret
// Type of mem2reg aligner to implement.
567 504 lampret
//
568 776 lampret
// Once OR1200_IMPL_MEM2REG2 yielded faster
569
// circuit, however with today tools it will
570
// most probably give you slower circuit.
571
//
572
`define OR1200_IMPL_MEM2REG1
573
//`define OR1200_IMPL_MEM2REG2
574 504 lampret
 
575
//
576
// ALUOPs
577
//
578
`define OR1200_ALUOP_WIDTH      4
579 636 lampret
`define OR1200_ALUOP_NOP        4'd4
580 504 lampret
/* Order defined by arith insns that have two source operands both in regs
581
   (see binutils/include/opcode/or32.h) */
582
`define OR1200_ALUOP_ADD        4'd0
583
`define OR1200_ALUOP_ADDC       4'd1
584
`define OR1200_ALUOP_SUB        4'd2
585
`define OR1200_ALUOP_AND        4'd3
586 636 lampret
`define OR1200_ALUOP_OR         4'd4
587 504 lampret
`define OR1200_ALUOP_XOR        4'd5
588
`define OR1200_ALUOP_MUL        4'd6
589
`define OR1200_ALUOP_SHROT      4'd8
590
`define OR1200_ALUOP_DIV        4'd9
591
`define OR1200_ALUOP_DIVU       4'd10
592
/* Order not specifically defined. */
593
`define OR1200_ALUOP_IMM        4'd11
594
`define OR1200_ALUOP_MOVHI      4'd12
595
`define OR1200_ALUOP_COMP       4'd13
596
`define OR1200_ALUOP_MTSR       4'd14
597
`define OR1200_ALUOP_MFSR       4'd15
598
 
599
//
600
// MACOPs
601
//
602
`define OR1200_MACOP_WIDTH      2
603
`define OR1200_MACOP_NOP        2'b00
604
`define OR1200_MACOP_MAC        2'b01
605
`define OR1200_MACOP_MSB        2'b10
606
 
607
//
608
// Shift/rotate ops
609
//
610
`define OR1200_SHROTOP_WIDTH    2
611
`define OR1200_SHROTOP_NOP      2'd0
612
`define OR1200_SHROTOP_SLL      2'd0
613
`define OR1200_SHROTOP_SRL      2'd1
614
`define OR1200_SHROTOP_SRA      2'd2
615
`define OR1200_SHROTOP_ROR      2'd3
616
 
617
// Execution cycles per instruction
618
`define OR1200_MULTICYCLE_WIDTH 2
619
`define OR1200_ONE_CYCLE                2'd0
620
`define OR1200_TWO_CYCLES               2'd1
621
 
622
// Operand MUX selects
623
`define OR1200_SEL_WIDTH                2
624
`define OR1200_SEL_RF                   2'd0
625
`define OR1200_SEL_IMM                  2'd1
626
`define OR1200_SEL_EX_FORW              2'd2
627
`define OR1200_SEL_WB_FORW              2'd3
628
 
629
//
630
// BRANCHOPs
631
//
632
`define OR1200_BRANCHOP_WIDTH           3
633
`define OR1200_BRANCHOP_NOP             3'd0
634
`define OR1200_BRANCHOP_J               3'd1
635
`define OR1200_BRANCHOP_JR              3'd2
636
`define OR1200_BRANCHOP_BAL             3'd3
637
`define OR1200_BRANCHOP_BF              3'd4
638
`define OR1200_BRANCHOP_BNF             3'd5
639
`define OR1200_BRANCHOP_RFE             3'd6
640
 
641
//
642
// LSUOPs
643
//
644
// Bit 0: sign extend
645
// Bits 1-2: 00 doubleword, 01 byte, 10 halfword, 11 singleword
646
// Bit 3: 0 load, 1 store
647
`define OR1200_LSUOP_WIDTH              4
648
`define OR1200_LSUOP_NOP                4'b0000
649
`define OR1200_LSUOP_LBZ                4'b0010
650
`define OR1200_LSUOP_LBS                4'b0011
651
`define OR1200_LSUOP_LHZ                4'b0100
652
`define OR1200_LSUOP_LHS                4'b0101
653
`define OR1200_LSUOP_LWZ                4'b0110
654
`define OR1200_LSUOP_LWS                4'b0111
655
`define OR1200_LSUOP_LD         4'b0001
656
`define OR1200_LSUOP_SD         4'b1000
657
`define OR1200_LSUOP_SB         4'b1010
658
`define OR1200_LSUOP_SH         4'b1100
659
`define OR1200_LSUOP_SW         4'b1110
660
 
661
// FETCHOPs
662
`define OR1200_FETCHOP_WIDTH            1
663
`define OR1200_FETCHOP_NOP              1'b0
664
`define OR1200_FETCHOP_LW               1'b1
665
 
666
//
667
// Register File Write-Back OPs
668
//
669
// Bit 0: register file write enable
670
// Bits 2-1: write-back mux selects
671
`define OR1200_RFWBOP_WIDTH             3
672
`define OR1200_RFWBOP_NOP               3'b000
673
`define OR1200_RFWBOP_ALU               3'b001
674
`define OR1200_RFWBOP_LSU               3'b011
675
`define OR1200_RFWBOP_SPRS              3'b101
676
`define OR1200_RFWBOP_LR                3'b111
677
 
678
// Compare instructions
679
`define OR1200_COP_SFEQ       3'b000
680
`define OR1200_COP_SFNE       3'b001
681
`define OR1200_COP_SFGT       3'b010
682
`define OR1200_COP_SFGE       3'b011
683
`define OR1200_COP_SFLT       3'b100
684
`define OR1200_COP_SFLE       3'b101
685
`define OR1200_COP_X          3'b111
686
`define OR1200_SIGNED_COMPARE 'd3
687
`define OR1200_COMPOP_WIDTH     4
688
 
689
//
690
// TAGs for instruction bus
691
//
692
`define OR1200_ITAG_IDLE        4'h0    // idle bus
693
`define OR1200_ITAG_NI          4'h1    // normal insn
694
`define OR1200_ITAG_BE          4'hb    // Bus error exception
695
`define OR1200_ITAG_PE          4'hc    // Page fault exception
696
`define OR1200_ITAG_TE          4'hd    // TLB miss exception
697
 
698
//
699
// TAGs for data bus
700
//
701
`define OR1200_DTAG_IDLE        4'h0    // idle bus
702
`define OR1200_DTAG_ND          4'h1    // normal data
703
`define OR1200_DTAG_AE          4'ha    // Alignment exception
704
`define OR1200_DTAG_BE          4'hb    // Bus error exception
705
`define OR1200_DTAG_PE          4'hc    // Page fault exception
706
`define OR1200_DTAG_TE          4'hd    // TLB miss exception
707
 
708
 
709
//////////////////////////////////////////////
710
//
711
// ORBIS32 ISA specifics
712
//
713
 
714
// SHROT_OP position in machine word
715
`define OR1200_SHROTOP_POS              7:6
716
 
717
// ALU instructions multicycle field in machine word
718
`define OR1200_ALUMCYC_POS              9:8
719
 
720
//
721
// Instruction opcode groups (basic)
722
//
723
`define OR1200_OR32_J                 6'b000000
724
`define OR1200_OR32_JAL               6'b000001
725
`define OR1200_OR32_BNF               6'b000011
726
`define OR1200_OR32_BF                6'b000100
727
`define OR1200_OR32_NOP               6'b000101
728
`define OR1200_OR32_MOVHI             6'b000110
729
`define OR1200_OR32_XSYNC             6'b001000
730
`define OR1200_OR32_RFE               6'b001001
731
/* */
732
`define OR1200_OR32_JR                6'b010001
733
`define OR1200_OR32_JALR              6'b010010
734
`define OR1200_OR32_MACI              6'b010011
735
/* */
736
`define OR1200_OR32_LWZ               6'b100001
737
`define OR1200_OR32_LBZ               6'b100011
738
`define OR1200_OR32_LBS               6'b100100
739
`define OR1200_OR32_LHZ               6'b100101
740
`define OR1200_OR32_LHS               6'b100110
741
`define OR1200_OR32_ADDI              6'b100111
742
`define OR1200_OR32_ADDIC             6'b101000
743
`define OR1200_OR32_ANDI              6'b101001
744
`define OR1200_OR32_ORI               6'b101010
745
`define OR1200_OR32_XORI              6'b101011
746
`define OR1200_OR32_MULI              6'b101100
747
`define OR1200_OR32_MFSPR             6'b101101
748
`define OR1200_OR32_SH_ROTI           6'b101110
749
`define OR1200_OR32_SFXXI             6'b101111
750
/* */
751
`define OR1200_OR32_MTSPR             6'b110000
752
`define OR1200_OR32_MACMSB            6'b110001
753
/* */
754
`define OR1200_OR32_SW                6'b110101
755
`define OR1200_OR32_SB                6'b110110
756
`define OR1200_OR32_SH                6'b110111
757
`define OR1200_OR32_ALU               6'b111000
758
`define OR1200_OR32_SFXX              6'b111001
759
 
760
 
761
/////////////////////////////////////////////////////
762
//
763
// Exceptions
764
//
765 1155 lampret
 
766
//
767
// Exception vectors per OR1K architecture:
768 1228 simons
// 0xPPPPP100 - reset
769
// 0xPPPPP200 - bus error
770 1155 lampret
// ... etc
771
// where P represents exception prefix.
772
//
773
// Exception vectors can be customized as per
774
// the following formula:
775 1228 simons
// 0xPPPPPNVV - exception N
776 1155 lampret
//
777
// P represents exception prefix
778
// N represents exception N
779
// VV represents length of the individual vector space,
780
//   usually it is 8 bits wide and starts with all bits zero
781
//
782
 
783
//
784 1228 simons
// PPPPP and VV parts
785 1155 lampret
//
786 1228 simons
// Sum of these two defines needs to be 28
787 1155 lampret
//
788 1228 simons
`define OR1200_EXCEPT_EPH0_P 20'h00000
789
`define OR1200_EXCEPT_EPH1_P 20'hF0000
790
`define OR1200_EXCEPT_V            8'h00
791 1155 lampret
 
792
//
793
// N part width
794
//
795 504 lampret
`define OR1200_EXCEPT_WIDTH 4
796 1155 lampret
 
797
//
798
// Definition of exception vectors
799
//
800
// To avoid implementation of a certain exception,
801
// simply comment out corresponding line
802
//
803 504 lampret
`define OR1200_EXCEPT_UNUSED            `OR1200_EXCEPT_WIDTH'hf
804
`define OR1200_EXCEPT_TRAP              `OR1200_EXCEPT_WIDTH'he
805
`define OR1200_EXCEPT_BREAK             `OR1200_EXCEPT_WIDTH'hd
806
`define OR1200_EXCEPT_SYSCALL           `OR1200_EXCEPT_WIDTH'hc
807
`define OR1200_EXCEPT_RANGE             `OR1200_EXCEPT_WIDTH'hb
808
`define OR1200_EXCEPT_ITLBMISS          `OR1200_EXCEPT_WIDTH'ha
809
`define OR1200_EXCEPT_DTLBMISS          `OR1200_EXCEPT_WIDTH'h9
810 589 lampret
`define OR1200_EXCEPT_INT               `OR1200_EXCEPT_WIDTH'h8
811 504 lampret
`define OR1200_EXCEPT_ILLEGAL           `OR1200_EXCEPT_WIDTH'h7
812
`define OR1200_EXCEPT_ALIGN             `OR1200_EXCEPT_WIDTH'h6
813 589 lampret
`define OR1200_EXCEPT_TICK              `OR1200_EXCEPT_WIDTH'h5
814 504 lampret
`define OR1200_EXCEPT_IPF               `OR1200_EXCEPT_WIDTH'h4
815
`define OR1200_EXCEPT_DPF               `OR1200_EXCEPT_WIDTH'h3
816
`define OR1200_EXCEPT_BUSERR            `OR1200_EXCEPT_WIDTH'h2
817
`define OR1200_EXCEPT_RESET             `OR1200_EXCEPT_WIDTH'h1
818
`define OR1200_EXCEPT_NONE              `OR1200_EXCEPT_WIDTH'h0
819
 
820
 
821
/////////////////////////////////////////////////////
822
//
823
// SPR groups
824
//
825
 
826
// Bits that define the group
827
`define OR1200_SPR_GROUP_BITS   15:11
828
 
829
// Width of the group bits
830
`define OR1200_SPR_GROUP_WIDTH  5
831
 
832
// Bits that define offset inside the group
833
`define OR1200_SPR_OFS_BITS 10:0
834
 
835
// List of groups
836
`define OR1200_SPR_GROUP_SYS    5'd00
837
`define OR1200_SPR_GROUP_DMMU   5'd01
838
`define OR1200_SPR_GROUP_IMMU   5'd02
839
`define OR1200_SPR_GROUP_DC     5'd03
840
`define OR1200_SPR_GROUP_IC     5'd04
841
`define OR1200_SPR_GROUP_MAC    5'd05
842
`define OR1200_SPR_GROUP_DU     5'd06
843
`define OR1200_SPR_GROUP_PM     5'd08
844
`define OR1200_SPR_GROUP_PIC    5'd09
845
`define OR1200_SPR_GROUP_TT     5'd10
846
 
847
 
848
/////////////////////////////////////////////////////
849
//
850
// System group
851
//
852
 
853
//
854
// System registers
855
//
856
`define OR1200_SPR_CFGR         7'd0
857
`define OR1200_SPR_RF           6'd32   // 1024 >> 5
858
`define OR1200_SPR_NPC          11'd16
859
`define OR1200_SPR_SR           11'd17
860
`define OR1200_SPR_PPC          11'd18
861
`define OR1200_SPR_EPCR         11'd32
862
`define OR1200_SPR_EEAR         11'd48
863
`define OR1200_SPR_ESR          11'd64
864
 
865
//
866
// SR bits
867
//
868 589 lampret
`define OR1200_SR_WIDTH 16
869
`define OR1200_SR_SM   0
870
`define OR1200_SR_TEE  1
871
`define OR1200_SR_IEE  2
872 504 lampret
`define OR1200_SR_DCE  3
873
`define OR1200_SR_ICE  4
874
`define OR1200_SR_DME  5
875
`define OR1200_SR_IME  6
876
`define OR1200_SR_LEE  7
877
`define OR1200_SR_CE   8
878
`define OR1200_SR_F    9
879 589 lampret
`define OR1200_SR_CY   10       // Unused
880
`define OR1200_SR_OV   11       // Unused
881
`define OR1200_SR_OVE  12       // Unused
882
`define OR1200_SR_DSX  13       // Unused
883
`define OR1200_SR_EPH  14
884
`define OR1200_SR_FO   15
885
`define OR1200_SR_CID  31:28    // Unimplemented
886 504 lampret
 
887 1267 lampret
//
888 504 lampret
// Bits that define offset inside the group
889 1267 lampret
//
890 504 lampret
`define OR1200_SPROFS_BITS 10:0
891
 
892 1228 simons
//
893
// Default Exception Prefix
894
//
895
// 1'b0 - OR1200_EXCEPT_EPH0_P (0x0000_0000)
896
// 1'b1 - OR1200_EXCEPT_EPH1_P (0xF000_0000)
897
//
898
`define OR1200_SR_EPH_DEF       1'b0
899 504 lampret
 
900
/////////////////////////////////////////////////////
901
//
902
// Power Management (PM)
903
//
904
 
905
// Define it if you want PM implemented
906
`define OR1200_PM_IMPLEMENTED
907
 
908
// Bit positions inside PMR (don't change)
909
`define OR1200_PM_PMR_SDF 3:0
910
`define OR1200_PM_PMR_DME 4
911
`define OR1200_PM_PMR_SME 5
912
`define OR1200_PM_PMR_DCGE 6
913
`define OR1200_PM_PMR_UNUSED 31:7
914
 
915
// PMR offset inside PM group of registers
916
`define OR1200_PM_OFS_PMR 11'b0
917
 
918
// PM group
919
`define OR1200_SPRGRP_PM 5'd8
920
 
921
// Define if PMR can be read/written at any address inside PM group
922
`define OR1200_PM_PARTIAL_DECODING
923
 
924
// Define if reading PMR is allowed
925
`define OR1200_PM_READREGS
926
 
927
// Define if unused PMR bits should be zero
928
`define OR1200_PM_UNUSED_ZERO
929
 
930
 
931
/////////////////////////////////////////////////////
932
//
933
// Debug Unit (DU)
934
//
935
 
936
// Define it if you want DU implemented
937
`define OR1200_DU_IMPLEMENTED
938
 
939 1267 lampret
//
940
// Define if you want HW Breakpoints
941
// (if HW breakpoints are not implemented
942
// only default software trapping is
943
// possible with l.trap insn - this is
944
// however already enough for use
945
// with or32 gdb)
946
//
947
//`define OR1200_DU_HWBKPTS
948
 
949
// Number of DVR/DCR pairs if HW breakpoints enabled
950
`define OR1200_DU_DVRDCR_PAIRS 8
951
 
952 895 lampret
// Define if you want trace buffer
953
// (for now only available for Xilinx Virtex FPGAs)
954 962 lampret
`ifdef OR1200_ASIC
955
`else
956 895 lampret
`define OR1200_DU_TB_IMPLEMENTED
957 962 lampret
`endif
958 895 lampret
 
959 1267 lampret
//
960 504 lampret
// Address offsets of DU registers inside DU group
961 1267 lampret
//
962
// To not implement a register, do not define its address
963
//
964
`ifdef OR1200_DU_HWBKPTS
965
`define OR1200_DU_DVR0          11'd0
966
`define OR1200_DU_DVR1          11'd1
967
`define OR1200_DU_DVR2          11'd2
968
`define OR1200_DU_DVR3          11'd3
969
`define OR1200_DU_DVR4          11'd4
970
`define OR1200_DU_DVR5          11'd5
971
`define OR1200_DU_DVR6          11'd6
972
`define OR1200_DU_DVR7          11'd7
973
`define OR1200_DU_DCR0          11'd8
974
`define OR1200_DU_DCR1          11'd9
975
`define OR1200_DU_DCR2          11'd10
976
`define OR1200_DU_DCR3          11'd11
977
`define OR1200_DU_DCR4          11'd12
978
`define OR1200_DU_DCR5          11'd13
979
`define OR1200_DU_DCR6          11'd14
980
`define OR1200_DU_DCR7          11'd15
981
`endif
982
`define OR1200_DU_DMR1          11'd16
983
`ifdef OR1200_DU_HWBKPTS
984
`define OR1200_DU_DMR2          11'd17
985
`define OR1200_DU_DWCR0         11'd18
986
`define OR1200_DU_DWCR1         11'd19
987
`endif
988
`define OR1200_DU_DSR           11'd20
989
`define OR1200_DU_DRR           11'd21
990
`ifdef OR1200_DU_TB_IMPLEMENTED
991
`define OR1200_DU_TBADR         11'h0ff
992
`define OR1200_DU_TBIA          11'h1xx
993
`define OR1200_DU_TBIM          11'h2xx
994
`define OR1200_DU_TBAR          11'h3xx
995
`define OR1200_DU_TBTS          11'h4xx
996
`endif
997 504 lampret
 
998
// Position of offset bits inside SPR address
999 1267 lampret
`define OR1200_DUOFS_BITS       10:0
1000 504 lampret
 
1001 1267 lampret
// DCR bits
1002
`define OR1200_DU_DCR_DP        0
1003
`define OR1200_DU_DCR_CC        3:1
1004
`define OR1200_DU_DCR_SC        4
1005
`define OR1200_DU_DCR_CT        7:5
1006 504 lampret
 
1007
// DMR1 bits
1008 1267 lampret
`define OR1200_DU_DMR1_CW0      1:0
1009
`define OR1200_DU_DMR1_CW1      3:2
1010
`define OR1200_DU_DMR1_CW2      5:4
1011
`define OR1200_DU_DMR1_CW3      7:6
1012
`define OR1200_DU_DMR1_CW4      9:8
1013
`define OR1200_DU_DMR1_CW5      11:10
1014
`define OR1200_DU_DMR1_CW6      13:12
1015
`define OR1200_DU_DMR1_CW7      15:14
1016
`define OR1200_DU_DMR1_CW8      17:16
1017
`define OR1200_DU_DMR1_CW9      19:18
1018
`define OR1200_DU_DMR1_CW10     21:20
1019
`define OR1200_DU_DMR1_ST       22
1020
`define OR1200_DU_DMR1_BT       23
1021
`define OR1200_DU_DMR1_DXFW     24
1022
`define OR1200_DU_DMR1_ETE      25
1023 504 lampret
 
1024 1267 lampret
// DMR2 bits
1025
`define OR1200_DU_DMR2_WCE0     0
1026
`define OR1200_DU_DMR2_WCE1     1
1027
`define OR1200_DU_DMR2_AWTC     12:2
1028
`define OR1200_DU_DMR2_WGB      23:13
1029
 
1030
// DWCR bits
1031
`define OR1200_DU_DWCR_COUNT    15:0
1032
`define OR1200_DU_DWCR_MATCH    31:16
1033
 
1034 504 lampret
// DSR bits
1035
`define OR1200_DU_DSR_WIDTH     14
1036
`define OR1200_DU_DSR_RSTE      0
1037
`define OR1200_DU_DSR_BUSEE     1
1038
`define OR1200_DU_DSR_DPFE      2
1039
`define OR1200_DU_DSR_IPFE      3
1040 589 lampret
`define OR1200_DU_DSR_TTE       4
1041 504 lampret
`define OR1200_DU_DSR_AE        5
1042
`define OR1200_DU_DSR_IIE       6
1043 589 lampret
`define OR1200_DU_DSR_IE        7
1044 504 lampret
`define OR1200_DU_DSR_DME       8
1045
`define OR1200_DU_DSR_IME       9
1046
`define OR1200_DU_DSR_RE        10
1047
`define OR1200_DU_DSR_SCE       11
1048
`define OR1200_DU_DSR_BE        12
1049
`define OR1200_DU_DSR_TE        13
1050
 
1051
// DRR bits
1052
`define OR1200_DU_DRR_RSTE      0
1053
`define OR1200_DU_DRR_BUSEE     1
1054
`define OR1200_DU_DRR_DPFE      2
1055
`define OR1200_DU_DRR_IPFE      3
1056 589 lampret
`define OR1200_DU_DRR_TTE       4
1057 504 lampret
`define OR1200_DU_DRR_AE        5
1058
`define OR1200_DU_DRR_IIE       6
1059 589 lampret
`define OR1200_DU_DRR_IE        7
1060 504 lampret
`define OR1200_DU_DRR_DME       8
1061
`define OR1200_DU_DRR_IME       9
1062
`define OR1200_DU_DRR_RE        10
1063
`define OR1200_DU_DRR_SCE       11
1064
`define OR1200_DU_DRR_BE        12
1065
`define OR1200_DU_DRR_TE        13
1066
 
1067
// Define if reading DU regs is allowed
1068
`define OR1200_DU_READREGS
1069
 
1070
// Define if unused DU registers bits should be zero
1071
`define OR1200_DU_UNUSED_ZERO
1072
 
1073 737 lampret
// Define if IF/LSU status is not needed by devel i/f
1074
`define OR1200_DU_STATUS_UNIMPLEMENTED
1075 504 lampret
 
1076
/////////////////////////////////////////////////////
1077
//
1078
// Programmable Interrupt Controller (PIC)
1079
//
1080
 
1081
// Define it if you want PIC implemented
1082
`define OR1200_PIC_IMPLEMENTED
1083
 
1084
// Define number of interrupt inputs (2-31)
1085
`define OR1200_PIC_INTS 20
1086
 
1087
// Address offsets of PIC registers inside PIC group
1088
`define OR1200_PIC_OFS_PICMR 2'd0
1089
`define OR1200_PIC_OFS_PICSR 2'd2
1090
 
1091
// Position of offset bits inside SPR address
1092
`define OR1200_PICOFS_BITS 1:0
1093
 
1094
// Define if you want these PIC registers to be implemented
1095
`define OR1200_PIC_PICMR
1096
`define OR1200_PIC_PICSR
1097
 
1098
// Define if reading PIC registers is allowed
1099
`define OR1200_PIC_READREGS
1100
 
1101
// Define if unused PIC register bits should be zero
1102
`define OR1200_PIC_UNUSED_ZERO
1103
 
1104
 
1105
/////////////////////////////////////////////////////
1106
//
1107
// Tick Timer (TT)
1108
//
1109
 
1110
// Define it if you want TT implemented
1111
`define OR1200_TT_IMPLEMENTED
1112
 
1113
// Address offsets of TT registers inside TT group
1114
`define OR1200_TT_OFS_TTMR 1'd0
1115
`define OR1200_TT_OFS_TTCR 1'd1
1116
 
1117
// Position of offset bits inside SPR group
1118
`define OR1200_TTOFS_BITS 0
1119
 
1120
// Define if you want these TT registers to be implemented
1121
`define OR1200_TT_TTMR
1122
`define OR1200_TT_TTCR
1123
 
1124
// TTMR bits
1125
`define OR1200_TT_TTMR_TP 27:0
1126
`define OR1200_TT_TTMR_IP 28
1127
`define OR1200_TT_TTMR_IE 29
1128
`define OR1200_TT_TTMR_M 31:30
1129
 
1130
// Define if reading TT registers is allowed
1131
`define OR1200_TT_READREGS
1132
 
1133
 
1134
//////////////////////////////////////////////
1135
//
1136
// MAC
1137
//
1138
`define OR1200_MAC_ADDR         0        // MACLO 0xxxxxxxx1, MACHI 0xxxxxxxx0
1139
`define OR1200_MAC_SPR_WE               // Define if MACLO/MACHI are SPR writable
1140
 
1141
 
1142
//////////////////////////////////////////////
1143
//
1144
// Data MMU (DMMU)
1145
//
1146
 
1147
//
1148
// Address that selects between TLB TR and MR
1149
//
1150 660 lampret
`define OR1200_DTLB_TM_ADDR     7
1151 504 lampret
 
1152
//
1153
// DTLBMR fields
1154
//
1155
`define OR1200_DTLBMR_V_BITS    0
1156
`define OR1200_DTLBMR_CID_BITS  4:1
1157
`define OR1200_DTLBMR_RES_BITS  11:5
1158
`define OR1200_DTLBMR_VPN_BITS  31:13
1159
 
1160
//
1161
// DTLBTR fields
1162
//
1163
`define OR1200_DTLBTR_CC_BITS   0
1164
`define OR1200_DTLBTR_CI_BITS   1
1165
`define OR1200_DTLBTR_WBC_BITS  2
1166
`define OR1200_DTLBTR_WOM_BITS  3
1167
`define OR1200_DTLBTR_A_BITS    4
1168
`define OR1200_DTLBTR_D_BITS    5
1169
`define OR1200_DTLBTR_URE_BITS  6
1170
`define OR1200_DTLBTR_UWE_BITS  7
1171
`define OR1200_DTLBTR_SRE_BITS  8
1172
`define OR1200_DTLBTR_SWE_BITS  9
1173
`define OR1200_DTLBTR_RES_BITS  11:10
1174
`define OR1200_DTLBTR_PPN_BITS  31:13
1175
 
1176
//
1177
// DTLB configuration
1178
//
1179
`define OR1200_DMMU_PS          13                                      // 13 for 8KB page size
1180
`define OR1200_DTLB_INDXW       6                                       // 6 for 64 entry DTLB  7 for 128 entries
1181
`define OR1200_DTLB_INDXL       `OR1200_DMMU_PS                         // 13                   13
1182
`define OR1200_DTLB_INDXH       `OR1200_DMMU_PS+`OR1200_DTLB_INDXW-1    // 18                   19
1183
`define OR1200_DTLB_INDX        `OR1200_DTLB_INDXH:`OR1200_DTLB_INDXL   // 18:13                19:13
1184
`define OR1200_DTLB_TAGW        32-`OR1200_DTLB_INDXW-`OR1200_DMMU_PS   // 13                   12
1185
`define OR1200_DTLB_TAGL        `OR1200_DTLB_INDXH+1                    // 19                   20
1186
`define OR1200_DTLB_TAG         31:`OR1200_DTLB_TAGL                    // 31:19                31:20
1187
`define OR1200_DTLBMRW          `OR1200_DTLB_TAGW+1                     // +1 because of V bit
1188
`define OR1200_DTLBTRW          32-`OR1200_DMMU_PS+5                    // +5 because of protection bits and CI
1189
 
1190 660 lampret
//
1191
// Cache inhibit while DMMU is not enabled/implemented
1192
//
1193
// cache inhibited 0GB-4GB              1'b1
1194 735 lampret
// cache inhibited 0GB-2GB              !dcpu_adr_i[31]
1195
// cache inhibited 0GB-1GB 2GB-3GB      !dcpu_adr_i[30]
1196
// cache inhibited 1GB-2GB 3GB-4GB      dcpu_adr_i[30]
1197
// cache inhibited 2GB-4GB (default)    dcpu_adr_i[31]
1198 660 lampret
// cached 0GB-4GB                       1'b0
1199
//
1200
`define OR1200_DMMU_CI                  dcpu_adr_i[31]
1201 504 lampret
 
1202 660 lampret
 
1203 504 lampret
//////////////////////////////////////////////
1204
//
1205
// Insn MMU (IMMU)
1206
//
1207
 
1208
//
1209
// Address that selects between TLB TR and MR
1210
//
1211 660 lampret
`define OR1200_ITLB_TM_ADDR     7
1212 504 lampret
 
1213
//
1214
// ITLBMR fields
1215
//
1216
`define OR1200_ITLBMR_V_BITS    0
1217
`define OR1200_ITLBMR_CID_BITS  4:1
1218
`define OR1200_ITLBMR_RES_BITS  11:5
1219
`define OR1200_ITLBMR_VPN_BITS  31:13
1220
 
1221
//
1222
// ITLBTR fields
1223
//
1224
`define OR1200_ITLBTR_CC_BITS   0
1225
`define OR1200_ITLBTR_CI_BITS   1
1226
`define OR1200_ITLBTR_WBC_BITS  2
1227
`define OR1200_ITLBTR_WOM_BITS  3
1228
`define OR1200_ITLBTR_A_BITS    4
1229
`define OR1200_ITLBTR_D_BITS    5
1230
`define OR1200_ITLBTR_SXE_BITS  6
1231
`define OR1200_ITLBTR_UXE_BITS  7
1232
`define OR1200_ITLBTR_RES_BITS  11:8
1233
`define OR1200_ITLBTR_PPN_BITS  31:13
1234
 
1235
//
1236
// ITLB configuration
1237
//
1238
`define OR1200_IMMU_PS          13                                      // 13 for 8KB page size
1239
`define OR1200_ITLB_INDXW       6                                       // 6 for 64 entry ITLB  7 for 128 entries
1240
`define OR1200_ITLB_INDXL       `OR1200_IMMU_PS                         // 13                   13
1241
`define OR1200_ITLB_INDXH       `OR1200_IMMU_PS+`OR1200_ITLB_INDXW-1    // 18                   19
1242
`define OR1200_ITLB_INDX        `OR1200_ITLB_INDXH:`OR1200_ITLB_INDXL   // 18:13                19:13
1243
`define OR1200_ITLB_TAGW        32-`OR1200_ITLB_INDXW-`OR1200_IMMU_PS   // 13                   12
1244
`define OR1200_ITLB_TAGL        `OR1200_ITLB_INDXH+1                    // 19                   20
1245
`define OR1200_ITLB_TAG         31:`OR1200_ITLB_TAGL                    // 31:19                31:20
1246
`define OR1200_ITLBMRW          `OR1200_ITLB_TAGW+1                     // +1 because of V bit
1247
`define OR1200_ITLBTRW          32-`OR1200_IMMU_PS+3                    // +3 because of protection bits and CI
1248
 
1249 660 lampret
//
1250
// Cache inhibit while IMMU is not enabled/implemented
1251 735 lampret
// Note: all combinations that use icpu_adr_i cause async loop
1252 660 lampret
//
1253
// cache inhibited 0GB-4GB              1'b1
1254 735 lampret
// cache inhibited 0GB-2GB              !icpu_adr_i[31]
1255
// cache inhibited 0GB-1GB 2GB-3GB      !icpu_adr_i[30]
1256
// cache inhibited 1GB-2GB 3GB-4GB      icpu_adr_i[30]
1257
// cache inhibited 2GB-4GB (default)    icpu_adr_i[31]
1258 660 lampret
// cached 0GB-4GB                       1'b0
1259
//
1260 735 lampret
`define OR1200_IMMU_CI                  1'b0
1261 504 lampret
 
1262 660 lampret
 
1263 504 lampret
/////////////////////////////////////////////////
1264
//
1265
// Insn cache (IC)
1266
//
1267
 
1268
// 3 for 8 bytes, 4 for 16 bytes etc
1269
`define OR1200_ICLS             4
1270
 
1271
//
1272
// IC configurations
1273
//
1274
`ifdef OR1200_IC_1W_4KB
1275
`define OR1200_ICSIZE                   12                      // 4096
1276
`define OR1200_ICINDX                   `OR1200_ICSIZE-2        // 10
1277
`define OR1200_ICINDXH                  `OR1200_ICSIZE-1        // 11
1278
`define OR1200_ICTAGL                   `OR1200_ICINDXH+1       // 12
1279
`define OR1200_ICTAG                    `OR1200_ICSIZE-`OR1200_ICLS     // 8
1280
`define OR1200_ICTAG_W                  21
1281
`endif
1282
`ifdef OR1200_IC_1W_8KB
1283
`define OR1200_ICSIZE                   13                      // 8192
1284
`define OR1200_ICINDX                   `OR1200_ICSIZE-2        // 11
1285
`define OR1200_ICINDXH                  `OR1200_ICSIZE-1        // 12
1286
`define OR1200_ICTAGL                   `OR1200_ICINDXH+1       // 13
1287
`define OR1200_ICTAG                    `OR1200_ICSIZE-`OR1200_ICLS     // 9
1288
`define OR1200_ICTAG_W                  20
1289
`endif
1290
 
1291
 
1292
/////////////////////////////////////////////////
1293
//
1294
// Data cache (DC)
1295
//
1296
 
1297
// 3 for 8 bytes, 4 for 16 bytes etc
1298
`define OR1200_DCLS             4
1299
 
1300 636 lampret
// Define to perform store refill (potential performance penalty)
1301
// `define OR1200_DC_STORE_REFILL
1302
 
1303 504 lampret
//
1304
// DC configurations
1305
//
1306
`ifdef OR1200_DC_1W_4KB
1307
`define OR1200_DCSIZE                   12                      // 4096
1308
`define OR1200_DCINDX                   `OR1200_DCSIZE-2        // 10
1309
`define OR1200_DCINDXH                  `OR1200_DCSIZE-1        // 11
1310
`define OR1200_DCTAGL                   `OR1200_DCINDXH+1       // 12
1311
`define OR1200_DCTAG                    `OR1200_DCSIZE-`OR1200_DCLS     // 8
1312
`define OR1200_DCTAG_W                  21
1313
`endif
1314
`ifdef OR1200_DC_1W_8KB
1315
`define OR1200_DCSIZE                   13                      // 8192
1316
`define OR1200_DCINDX                   `OR1200_DCSIZE-2        // 11
1317
`define OR1200_DCINDXH                  `OR1200_DCSIZE-1        // 12
1318
`define OR1200_DCTAGL                   `OR1200_DCINDXH+1       // 13
1319
`define OR1200_DCTAG                    `OR1200_DCSIZE-`OR1200_DCLS     // 9
1320
`define OR1200_DCTAG_W                  20
1321
`endif
1322 994 lampret
 
1323
/////////////////////////////////////////////////
1324
//
1325
// Store buffer (SB)
1326
//
1327
 
1328
//
1329
// Store buffer
1330
//
1331
// It will improve performance by "caching" CPU stores
1332
// using store buffer. This is most important for function
1333
// prologues because DC can only work in write though mode
1334
// and all stores would have to complete external WB writes
1335
// to memory.
1336
// Store buffer is between DC and data BIU.
1337
// All stores will be stored into store buffer and immediately
1338
// completed by the CPU, even though actual external writes
1339
// will be performed later. As a consequence store buffer masks
1340
// all data bus errors related to stores (data bus errors
1341
// related to loads are delivered normally).
1342
// All pending CPU loads will wait until store buffer is empty to
1343
// ensure strict memory model. Right now this is necessary because
1344
// we don't make destinction between cached and cache inhibited
1345
// address space, so we simply empty store buffer until loads
1346
// can begin.
1347
//
1348
// It makes design a bit bigger, depending what is the number of
1349
// entries in SB FIFO. Number of entries can be changed further
1350
// down.
1351
//
1352
//`define OR1200_SB_IMPLEMENTED
1353
 
1354
//
1355
// Number of store buffer entries
1356
//
1357
// Verified number of entries are 4 and 8 entries
1358
// (2 and 3 for OR1200_SB_LOG). OR1200_SB_ENTRIES must
1359
// always match 2**OR1200_SB_LOG.
1360
// To disable store buffer, undefine
1361
// OR1200_SB_IMPLEMENTED.
1362
//
1363
`define OR1200_SB_LOG           2       // 2 or 3
1364
`define OR1200_SB_ENTRIES       4       // 4 or 8
1365 1023 lampret
 
1366
 
1367 1267 lampret
/////////////////////////////////////////////////
1368
//
1369
// Quick Embedded Memory (QMEM)
1370
//
1371
 
1372
//
1373
// Quick Embedded Memory
1374
//
1375
// Instantiation of dedicated insn/data memory (RAM or ROM).
1376
// Insn fetch has effective throughput 1insn / clock cycle.
1377
// Data load takes two clock cycles / access, data store
1378
// takes 1 clock cycle / access (if there is no insn fetch)).
1379
// Memory instantiation is shared between insn and data,
1380
// meaning if insn fetch are performed, data load/store
1381
// performance will be lower.
1382
//
1383
// Main reason for QMEM is to put some time critical functions
1384
// into this memory and to have predictable and fast access
1385
// to these functions. (soft fpu, context switch, exception
1386
// handlers, stack, etc)
1387
//
1388
// It makes design a bit bigger and slower. QMEM sits behind
1389
// IMMU/DMMU so all addresses are physical (so the MMUs can be
1390
// used with QMEM and QMEM is seen by the CPU just like any other
1391
// memory in the system). IC/DC are sitting behind QMEM so the
1392
// whole design timing might be worse with QMEM implemented.
1393
//
1394
`define OR1200_QMEM_IMPLEMENTED
1395
 
1396
//
1397
// Base address and mask of QMEM
1398
//
1399
// Base address defines first address of QMEM. Mask defines
1400
// QMEM range in address space. Actual size of QMEM is however
1401
// determined with instantiated RAM/ROM. However bigger
1402
// mask will reserve more address space for QMEM, but also
1403
// make design faster, while more tight mask will take
1404
// less address space but also make design slower. If
1405
// instantiated RAM/ROM is smaller than space reserved with
1406
// the mask, instatiated RAM/ROM will also be shadowed
1407
// at higher addresses in reserved space.
1408
//
1409
`define OR1200_QMEM_IADDR       32'h0080_0000
1410
`define OR1200_QMEM_IMASK       32'hfff0_0000   // Max QMEM size 1MB
1411
`define OR1200_QMEM_DADDR  32'h0080_0000
1412
`define OR1200_QMEM_DMASK  32'hfff0_0000 // Max QMEM size 1MB
1413
 
1414
//
1415
// QMEM interface byte-select capability
1416
//
1417
// To enable qmem_sel* ports, define this macro.
1418
//
1419
//`define OR1200_QMEM_BSEL
1420
 
1421
//
1422
// QMEM interface acknowledge
1423
//
1424
// To enable qmem_ack port, define this macro.
1425
//
1426
//`define OR1200_QMEM_ACK
1427
 
1428 1023 lampret
/////////////////////////////////////////////////////
1429
//
1430
// VR, UPR and Configuration Registers
1431
//
1432
//
1433
// VR, UPR and configuration registers are optional. If 
1434
// implemented, operating system can automatically figure
1435
// out how to use the processor because it knows 
1436
// what units are available in the processor and how they
1437
// are configured.
1438
//
1439
// This section must be last in or1200_defines.v file so
1440
// that all units are already configured and thus
1441
// configuration registers are properly set.
1442
// 
1443
 
1444
// Define if you want configuration registers implemented
1445
`define OR1200_CFGR_IMPLEMENTED
1446
 
1447
// Define if you want full address decode inside SYS group
1448
`define OR1200_SYS_FULL_DECODE
1449
 
1450
// Offsets of VR, UPR and CFGR registers
1451
`define OR1200_SPRGRP_SYS_VR            4'h0
1452
`define OR1200_SPRGRP_SYS_UPR           4'h1
1453
`define OR1200_SPRGRP_SYS_CPUCFGR       4'h2
1454
`define OR1200_SPRGRP_SYS_DMMUCFGR      4'h3
1455
`define OR1200_SPRGRP_SYS_IMMUCFGR      4'h4
1456
`define OR1200_SPRGRP_SYS_DCCFGR        4'h5
1457
`define OR1200_SPRGRP_SYS_ICCFGR        4'h6
1458
`define OR1200_SPRGRP_SYS_DCFGR 4'h7
1459
 
1460
// VR fields
1461
`define OR1200_VR_REV_BITS              5:0
1462
`define OR1200_VR_RES1_BITS             15:6
1463
`define OR1200_VR_CFG_BITS              23:16
1464
`define OR1200_VR_VER_BITS              31:24
1465
 
1466
// VR values
1467 1267 lampret
`define OR1200_VR_REV                   6'h01
1468 1023 lampret
`define OR1200_VR_RES1                  10'h000
1469
`define OR1200_VR_CFG                   8'h00
1470
`define OR1200_VR_VER                   8'h12
1471
 
1472
// UPR fields
1473
`define OR1200_UPR_UP_BITS              0
1474
`define OR1200_UPR_DCP_BITS             1
1475
`define OR1200_UPR_ICP_BITS             2
1476
`define OR1200_UPR_DMP_BITS             3
1477
`define OR1200_UPR_IMP_BITS             4
1478
`define OR1200_UPR_MP_BITS              5
1479
`define OR1200_UPR_DUP_BITS             6
1480
`define OR1200_UPR_PCUP_BITS            7
1481
`define OR1200_UPR_PMP_BITS             8
1482
`define OR1200_UPR_PICP_BITS            9
1483
`define OR1200_UPR_TTP_BITS             10
1484
`define OR1200_UPR_RES1_BITS            23:11
1485
`define OR1200_UPR_CUP_BITS             31:24
1486
 
1487
// UPR values
1488
`define OR1200_UPR_UP                   1'b1
1489
`ifdef OR1200_NO_DC
1490
`define OR1200_UPR_DCP                  1'b0
1491
`else
1492
`define OR1200_UPR_DCP                  1'b1
1493
`endif
1494
`ifdef OR1200_NO_IC
1495
`define OR1200_UPR_ICP                  1'b0
1496
`else
1497
`define OR1200_UPR_ICP                  1'b1
1498
`endif
1499
`ifdef OR1200_NO_DMMU
1500
`define OR1200_UPR_DMP                  1'b0
1501
`else
1502
`define OR1200_UPR_DMP                  1'b1
1503
`endif
1504
`ifdef OR1200_NO_IMMU
1505
`define OR1200_UPR_IMP                  1'b0
1506
`else
1507
`define OR1200_UPR_IMP                  1'b1
1508
`endif
1509
`define OR1200_UPR_MP                   1'b1    // MAC always present
1510
`ifdef OR1200_DU_IMPLEMENTED
1511
`define OR1200_UPR_DUP                  1'b1
1512
`else
1513
`define OR1200_UPR_DUP                  1'b0
1514
`endif
1515
`define OR1200_UPR_PCUP                 1'b0    // Performance counters not present
1516
`ifdef OR1200_DU_IMPLEMENTED
1517
`define OR1200_UPR_PMP                  1'b1
1518
`else
1519
`define OR1200_UPR_PMP                  1'b0
1520
`endif
1521
`ifdef OR1200_DU_IMPLEMENTED
1522
`define OR1200_UPR_PICP                 1'b1
1523
`else
1524
`define OR1200_UPR_PICP                 1'b0
1525
`endif
1526
`ifdef OR1200_DU_IMPLEMENTED
1527
`define OR1200_UPR_TTP                  1'b1
1528
`else
1529
`define OR1200_UPR_TTP                  1'b0
1530
`endif
1531
`define OR1200_UPR_RES1                 13'h0000
1532
`define OR1200_UPR_CUP                  8'h00
1533
 
1534
// CPUCFGR fields
1535
`define OR1200_CPUCFGR_NSGF_BITS        3:0
1536
`define OR1200_CPUCFGR_HGF_BITS 4
1537
`define OR1200_CPUCFGR_OB32S_BITS       5
1538
`define OR1200_CPUCFGR_OB64S_BITS       6
1539
`define OR1200_CPUCFGR_OF32S_BITS       7
1540
`define OR1200_CPUCFGR_OF64S_BITS       8
1541
`define OR1200_CPUCFGR_OV64S_BITS       9
1542
`define OR1200_CPUCFGR_RES1_BITS        31:10
1543
 
1544
// CPUCFGR values
1545
`define OR1200_CPUCFGR_NSGF             4'h0
1546
`define OR1200_CPUCFGR_HGF              1'b0
1547
`define OR1200_CPUCFGR_OB32S            1'b1
1548
`define OR1200_CPUCFGR_OB64S            1'b0
1549
`define OR1200_CPUCFGR_OF32S            1'b0
1550
`define OR1200_CPUCFGR_OF64S            1'b0
1551
`define OR1200_CPUCFGR_OV64S            1'b0
1552
`define OR1200_CPUCFGR_RES1             22'h000000
1553
 
1554
// DMMUCFGR fields
1555
`define OR1200_DMMUCFGR_NTW_BITS        1:0
1556
`define OR1200_DMMUCFGR_NTS_BITS        4:2
1557
`define OR1200_DMMUCFGR_NAE_BITS        7:5
1558
`define OR1200_DMMUCFGR_CRI_BITS        8
1559
`define OR1200_DMMUCFGR_PRI_BITS        9
1560
`define OR1200_DMMUCFGR_TEIRI_BITS      10
1561
`define OR1200_DMMUCFGR_HTR_BITS        11
1562
`define OR1200_DMMUCFGR_RES1_BITS       31:12
1563
 
1564
// DMMUCFGR values
1565
`ifdef OR1200_NO_DMMU
1566
`define OR1200_DMMUCFGR_NTW             2'h0    // Irrelevant
1567
`define OR1200_DMMUCFGR_NTS             3'h0    // Irrelevant
1568
`define OR1200_DMMUCFGR_NAE             3'h0    // Irrelevant
1569
`define OR1200_DMMUCFGR_CRI             1'b0    // Irrelevant
1570
`define OR1200_DMMUCFGR_PRI             1'b0    // Irrelevant
1571
`define OR1200_DMMUCFGR_TEIRI           1'b0    // Irrelevant
1572
`define OR1200_DMMUCFGR_HTR             1'b0    // Irrelevant
1573
`define OR1200_DMMUCFGR_RES1            20'h00000
1574
`else
1575
`define OR1200_DMMUCFGR_NTW             2'h0    // 1 TLB way
1576
`define OR1200_DMMUCFGR_NTS 3'h`OR1200_DTLB_INDXW       // Num TLB sets
1577
`define OR1200_DMMUCFGR_NAE             3'h0    // No ATB entries
1578
`define OR1200_DMMUCFGR_CRI             1'b0    // No control register
1579
`define OR1200_DMMUCFGR_PRI             1'b0    // No protection reg
1580
`define OR1200_DMMUCFGR_TEIRI           1'b1    // TLB entry inv reg impl.
1581
`define OR1200_DMMUCFGR_HTR             1'b0    // No HW TLB reload
1582
`define OR1200_DMMUCFGR_RES1            20'h00000
1583
`endif
1584
 
1585
// IMMUCFGR fields
1586
`define OR1200_IMMUCFGR_NTW_BITS        1:0
1587
`define OR1200_IMMUCFGR_NTS_BITS        4:2
1588
`define OR1200_IMMUCFGR_NAE_BITS        7:5
1589
`define OR1200_IMMUCFGR_CRI_BITS        8
1590
`define OR1200_IMMUCFGR_PRI_BITS        9
1591
`define OR1200_IMMUCFGR_TEIRI_BITS      10
1592
`define OR1200_IMMUCFGR_HTR_BITS        11
1593
`define OR1200_IMMUCFGR_RES1_BITS       31:12
1594
 
1595
// IMMUCFGR values
1596
`ifdef OR1200_NO_IMMU
1597
`define OR1200_IMMUCFGR_NTW             2'h0    // Irrelevant
1598
`define OR1200_IMMUCFGR_NTS             3'h0    // Irrelevant
1599
`define OR1200_IMMUCFGR_NAE             3'h0    // Irrelevant
1600
`define OR1200_IMMUCFGR_CRI             1'b0    // Irrelevant
1601
`define OR1200_IMMUCFGR_PRI             1'b0    // Irrelevant
1602
`define OR1200_IMMUCFGR_TEIRI           1'b0    // Irrelevant
1603
`define OR1200_IMMUCFGR_HTR             1'b0    // Irrelevant
1604
`define OR1200_IMMUCFGR_RES1            20'h00000
1605
`else
1606
`define OR1200_IMMUCFGR_NTW             2'h0    // 1 TLB way
1607
`define OR1200_IMMUCFGR_NTS 3'h`OR1200_ITLB_INDXW       // Num TLB sets
1608
`define OR1200_IMMUCFGR_NAE             3'h0    // No ATB entry
1609
`define OR1200_IMMUCFGR_CRI             1'b0    // No control reg
1610
`define OR1200_IMMUCFGR_PRI             1'b0    // No protection reg
1611
`define OR1200_IMMUCFGR_TEIRI           1'b1    // TLB entry inv reg impl
1612
`define OR1200_IMMUCFGR_HTR             1'b0    // No HW TLB reload
1613
`define OR1200_IMMUCFGR_RES1            20'h00000
1614
`endif
1615
 
1616
// DCCFGR fields
1617
`define OR1200_DCCFGR_NCW_BITS          2:0
1618
`define OR1200_DCCFGR_NCS_BITS          6:3
1619
`define OR1200_DCCFGR_CBS_BITS          7
1620
`define OR1200_DCCFGR_CWS_BITS          8
1621
`define OR1200_DCCFGR_CCRI_BITS         9
1622
`define OR1200_DCCFGR_CBIRI_BITS        10
1623
`define OR1200_DCCFGR_CBPRI_BITS        11
1624
`define OR1200_DCCFGR_CBLRI_BITS        12
1625
`define OR1200_DCCFGR_CBFRI_BITS        13
1626
`define OR1200_DCCFGR_CBWBRI_BITS       14
1627
`define OR1200_DCCFGR_RES1_BITS 31:15
1628
 
1629
// DCCFGR values
1630
`ifdef OR1200_NO_DC
1631
`define OR1200_DCCFGR_NCW               3'h0    // Irrelevant
1632
`define OR1200_DCCFGR_NCS               4'h0    // Irrelevant
1633
`define OR1200_DCCFGR_CBS               1'b0    // Irrelevant
1634
`define OR1200_DCCFGR_CWS               1'b0    // Irrelevant
1635
`define OR1200_DCCFGR_CCRI              1'b1    // Irrelevant
1636
`define OR1200_DCCFGR_CBIRI             1'b1    // Irrelevant
1637
`define OR1200_DCCFGR_CBPRI             1'b0    // Irrelevant
1638
`define OR1200_DCCFGR_CBLRI             1'b0    // Irrelevant
1639
`define OR1200_DCCFGR_CBFRI             1'b1    // Irrelevant
1640
`define OR1200_DCCFGR_CBWBRI            1'b0    // Irrelevant
1641
`define OR1200_DCCFGR_RES1              17'h00000
1642
`else
1643
`define OR1200_DCCFGR_NCW               3'h0    // 1 cache way
1644
`define OR1200_DCCFGR_NCS (`OR1200_DCTAG)       // Num cache sets
1645
`define OR1200_DCCFGR_CBS (`OR1200_DCLS-4)      // 16 byte cache block
1646
`define OR1200_DCCFGR_CWS               1'b0    // Write-through strategy
1647
`define OR1200_DCCFGR_CCRI              1'b1    // Cache control reg impl.
1648
`define OR1200_DCCFGR_CBIRI             1'b1    // Cache block inv reg impl.
1649
`define OR1200_DCCFGR_CBPRI             1'b0    // Cache block prefetch reg not impl.
1650
`define OR1200_DCCFGR_CBLRI             1'b0    // Cache block lock reg not impl.
1651
`define OR1200_DCCFGR_CBFRI             1'b1    // Cache block flush reg impl.
1652
`define OR1200_DCCFGR_CBWBRI            1'b0    // Cache block WB reg not impl.
1653
`define OR1200_DCCFGR_RES1              17'h00000
1654
`endif
1655
 
1656
// ICCFGR fields
1657
`define OR1200_ICCFGR_NCW_BITS          2:0
1658
`define OR1200_ICCFGR_NCS_BITS          6:3
1659
`define OR1200_ICCFGR_CBS_BITS          7
1660
`define OR1200_ICCFGR_CWS_BITS          8
1661
`define OR1200_ICCFGR_CCRI_BITS         9
1662
`define OR1200_ICCFGR_CBIRI_BITS        10
1663
`define OR1200_ICCFGR_CBPRI_BITS        11
1664
`define OR1200_ICCFGR_CBLRI_BITS        12
1665
`define OR1200_ICCFGR_CBFRI_BITS        13
1666
`define OR1200_ICCFGR_CBWBRI_BITS       14
1667
`define OR1200_ICCFGR_RES1_BITS 31:15
1668
 
1669
// ICCFGR values
1670
`ifdef OR1200_NO_IC
1671
`define OR1200_ICCFGR_NCW               3'h0    // Irrelevant
1672
`define OR1200_ICCFGR_NCS               4'h0    // Irrelevant
1673
`define OR1200_ICCFGR_CBS               1'b0    // Irrelevant
1674
`define OR1200_ICCFGR_CWS               1'b0    // Irrelevant
1675
`define OR1200_ICCFGR_CCRI              1'b0    // Irrelevant
1676
`define OR1200_ICCFGR_CBIRI             1'b0    // Irrelevant
1677
`define OR1200_ICCFGR_CBPRI             1'b0    // Irrelevant
1678
`define OR1200_ICCFGR_CBLRI             1'b0    // Irrelevant
1679
`define OR1200_ICCFGR_CBFRI             1'b0    // Irrelevant
1680
`define OR1200_ICCFGR_CBWBRI            1'b0    // Irrelevant
1681
`define OR1200_ICCFGR_RES1              17'h00000
1682
`else
1683
`define OR1200_ICCFGR_NCW               3'h0    // 1 cache way
1684
`define OR1200_ICCFGR_NCS (`OR1200_ICTAG)       // Num cache sets
1685
`define OR1200_ICCFGR_CBS (`OR1200_ICLS-4)      // 16 byte cache block
1686
`define OR1200_ICCFGR_CWS               1'b0    // Irrelevant
1687
`define OR1200_ICCFGR_CCRI              1'b1    // Cache control reg impl.
1688
`define OR1200_ICCFGR_CBIRI             1'b1    // Cache block inv reg impl.
1689
`define OR1200_ICCFGR_CBPRI             1'b0    // Cache block prefetch reg not impl.
1690
`define OR1200_ICCFGR_CBLRI             1'b0    // Cache block lock reg not impl.
1691
`define OR1200_ICCFGR_CBFRI             1'b1    // Cache block flush reg impl.
1692
`define OR1200_ICCFGR_CBWBRI            1'b0    // Irrelevant
1693
`define OR1200_ICCFGR_RES1              17'h00000
1694
`endif
1695
 
1696
// DCFGR fields
1697
`define OR1200_DCFGR_NDP_BITS           2:0
1698
`define OR1200_DCFGR_WPCI_BITS          3
1699
`define OR1200_DCFGR_RES1_BITS          31:4
1700
 
1701
// DCFGR values
1702 1267 lampret
`ifdef OR1200_DU_HWBKPTS
1703
`define OR1200_DCFGR_NDP        3'h`OR1200_DU_DVRDCR_PAIRS // # of DVR/DCR pairs
1704
`ifdef OR1200_DU_DWCR0
1705
`define OR1200_DCFGR_WPCI               1'b1
1706
`else
1707
`define OR1200_DCFGR_WPCI               1'b0    // WP counters not impl.
1708
`endif
1709
`else
1710 1023 lampret
`define OR1200_DCFGR_NDP                3'h0    // Zero DVR/DCR pairs
1711
`define OR1200_DCFGR_WPCI               1'b0    // WP counters not impl.
1712 1267 lampret
`endif
1713 1023 lampret
`define OR1200_DCFGR_RES1               28'h0000000

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.