OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_29/] [or1200/] [rtl/] [verilog/] [or1200_immu_tlb.v] - Blame information for rev 617

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 504 lampret
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200's Instruction TLB                                    ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  Instantiation of ITLB.                                      ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - make it smaller and faster                               ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47 617 lampret
// Revision 1.1  2002/01/03 08:16:15  lampret
48
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
49
//
50 504 lampret
// Revision 1.8  2001/10/21 17:57:16  lampret
51
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
52
//
53
// Revision 1.7  2001/10/14 13:12:09  lampret
54
// MP3 version.
55
//
56
// Revision 1.1.1.1  2001/10/06 10:18:36  igorm
57
// no message
58
//
59
//
60
 
61
// synopsys translate_off
62
`include "timescale.v"
63
// synopsys translate_on
64
`include "or1200_defines.v"
65
 
66
//
67
// Insn TLB
68
//
69
 
70
module or1200_immu_tlb(
71
        // Rst and clk
72
        clk, rst,
73
 
74
        // I/F for translation
75 617 lampret
        tlb_en, vaddr, hit, ppn, uxe, sxe, ci,
76 504 lampret
 
77
        // SPR access
78
        spr_cs, spr_write, spr_addr, spr_dat_i, spr_dat_o
79
);
80
 
81
parameter dw = `OR1200_OPERAND_WIDTH;
82
parameter aw = `OR1200_OPERAND_WIDTH;
83
 
84
//
85
// I/O
86
//
87
 
88
//
89
// Clock and reset
90
//
91
input                           clk;
92
input                           rst;
93
 
94
//
95
// I/F for translation
96
//
97
input                           tlb_en;
98
input   [aw-1:0]         vaddr;
99
output                          hit;
100
output  [31:`OR1200_IMMU_PS]    ppn;
101
output                          uxe;
102
output                          sxe;
103
output                          ci;
104
 
105
//
106
// SPR access
107
//
108
input                           spr_cs;
109
input                           spr_write;
110
input   [31:0]                   spr_addr;
111
input   [31:0]                   spr_dat_i;
112
output  [31:0]                   spr_dat_o;
113
 
114
//
115
// Internal wires and regs
116
//
117
wire    [`OR1200_ITLB_TAG]      vpn;
118
wire                            v;
119
wire    [`OR1200_ITLB_INDXW-1:0] tlb_index;
120
wire                            tlb_mr_en;
121
wire                            tlb_mr_we;
122
wire    [`OR1200_ITLBMRW-1:0]    tlb_mr_ram_in;
123
wire    [`OR1200_ITLBMRW-1:0]    tlb_mr_ram_out;
124
wire                            tlb_tr_en;
125
wire                            tlb_tr_we;
126
wire    [`OR1200_ITLBTRW-1:0]    tlb_tr_ram_in;
127
wire    [`OR1200_ITLBTRW-1:0]    tlb_tr_ram_out;
128
 
129
//
130
// Implemented bits inside match and translate registers
131
//
132
// itlbwYmrX: vpn 31-19  v 0
133
// itlbwYtrX: ppn 31-13  uxe 7  sxe 6
134
//
135
// itlb memory width:
136
// 19 bits for ppn
137
// 13 bits for vpn
138
// 1 bit for valid
139
// 2 bits for protection
140
// 1 bit for cache inhibit
141
 
142
//
143
// Enable for Match registers
144
//
145
assign tlb_mr_en = tlb_en | (spr_cs & !spr_addr[`OR1200_ITLB_TM_ADDR]);
146
 
147
//
148
// Write enable for Match registers
149
//
150
assign tlb_mr_we = spr_cs & spr_write & !spr_addr[`OR1200_ITLB_TM_ADDR];
151
 
152
//
153
// Enable for Translate registers
154
//
155
assign tlb_tr_en = tlb_en | (spr_cs & spr_addr[`OR1200_ITLB_TM_ADDR]);
156
 
157
//
158
// Write enable for Translate registers
159
//
160
assign tlb_tr_we = spr_cs & spr_write & spr_addr[`OR1200_ITLB_TM_ADDR];
161
 
162
//
163
// Output to SPRS unit
164
//
165
assign spr_dat_o = (spr_cs & !spr_write & !spr_addr[`OR1200_ITLB_TM_ADDR]) ?
166 617 lampret
//                      {vpn, {`OR1200_ITLB_INDXH-7{1'b0}}, 2'b11, 5'b00000, v} :
167
                        {vpn, tlb_index, {`OR1200_ITLB_TAGW-1{1'b0}}, v} :
168 504 lampret
                (spr_cs & !spr_write & spr_addr[`OR1200_ITLB_TM_ADDR]) ?
169 617 lampret
                        {ppn, {`OR1200_IMMU_PS-8{1'b0}}, uxe, sxe, {4{1'b0}}, ci, 1'b0} :
170 504 lampret
                        32'h00000000;
171
 
172
//
173
// Assign outputs from Match registers
174
//
175
assign {vpn, v} = tlb_mr_ram_out;
176
 
177
//
178
// Assign to Match registers inputs
179
//
180
assign tlb_mr_ram_in = {spr_dat_i[`OR1200_ITLB_TAG], spr_dat_i[`OR1200_ITLBMR_V_BITS]};
181
 
182
//
183
// Assign outputs from Translate registers
184
//
185
assign {ppn, uxe, sxe, ci} = tlb_tr_ram_out;
186
 
187
//
188
// Assign to Translate registers inputs
189
//
190
assign tlb_tr_ram_in = {spr_dat_i[31:`OR1200_IMMU_PS],
191 617 lampret
                        spr_dat_i[`OR1200_ITLBTR_UXE_BITS],
192 504 lampret
                        spr_dat_i[`OR1200_ITLBTR_SXE_BITS],
193
                        spr_dat_i[`OR1200_ITLBTR_CI_BITS]};
194
 
195
//
196
// Generate hit
197
//
198
assign hit = (vpn == vaddr[`OR1200_ITLB_TAG]) & v;
199
 
200
//
201
// TLB index is normally vaddr[18:13]. If it is SPR access then index is
202
// spr_addr[5:0].
203
//
204
assign tlb_index = spr_cs ? spr_addr[`OR1200_ITLB_INDXW-1:0] : vaddr[`OR1200_ITLB_INDX];
205
 
206
//
207
// Instantiation of ITLB Match Registers
208
//
209
or1200_spram_64x14 itlb_mr_ram(
210
        .clk(clk),
211
        .rst(rst),
212
        .ce(tlb_mr_en),
213
        .we(tlb_mr_we),
214
        .oe(1'b1),
215
        .addr(tlb_index),
216
        .di(tlb_mr_ram_in),
217
        .do(tlb_mr_ram_out)
218
);
219
 
220
//
221
// Instantiation of ITLB Translate Registers
222
//
223
or1200_spram_64x22 itlb_tr_ram(
224
        .clk(clk),
225
        .rst(rst),
226
        .ce(tlb_tr_en),
227
        .we(tlb_tr_we),
228
        .oe(1'b1),
229
        .addr(tlb_index),
230
        .di(tlb_tr_ram_in),
231
        .do(tlb_tr_ram_out)
232
);
233
 
234
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.