OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [stable_0_2_0/] [or1ksim/] [peripheral/] [16450.h] - Blame information for rev 1499

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 31 lampret
/* 16450.h -- Definition of types and structures for 8250/16450 serial UART
2
   Copyright (C) 2000 Damjan Lampret, lampret@opencores.org
3
 
4
This file is part of OpenRISC 1000 Architectural Simulator.
5
 
6
This program is free software; you can redistribute it and/or modify
7
it under the terms of the GNU General Public License as published by
8
the Free Software Foundation; either version 2 of the License, or
9
(at your option) any later version.
10
 
11
This program is distributed in the hope that it will be useful,
12
but WITHOUT ANY WARRANTY; without even the implied warranty of
13
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14
GNU General Public License for more details.
15
 
16
You should have received a copy of the GNU General Public License
17
along with this program; if not, write to the Free Software
18
Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. */
19
 
20
/* Prototypes */
21
void uart_reset();
22 1308 phoenix
void uart_status();
23 31 lampret
 
24 341 markom
/* Definitions */
25 355 markom
#define UART_ADDR_SPACE   (8)         /* UART memory address space size in bytes */
26 341 markom
#define UART_MAX_FIFO_LEN (16)        /* rx FIFO for uart 16550 */
27 355 markom
#define MAX_SKEW          (1)         /* max. clock skew in subclocks */
28 409 markom
#define UART_VAPI_BUF_LEN 128         /* Size of VAPI command buffer - VAPI should not send more
29
                                         that this amout of char before requesting something back */
30
#define UART_CLOCK_DIVIDER 16         /* Uart clock divider */
31 713 markom
#define UART_FGETC_SLOWDOWN     100   /* fgetc slowdown factor */
32 341 markom
 
33 31 lampret
/* Registers */
34
 
35
struct dev_16450 {
36 355 markom
  struct {
37 411 markom
    unsigned txbuf[UART_MAX_FIFO_LEN];
38
    unsigned rxbuf[UART_MAX_FIFO_LEN];
39 355 markom
    unsigned char dll;
40
    unsigned char dlh;
41
    unsigned char ier;
42
    unsigned char iir;
43 409 markom
    unsigned char fcr;
44 355 markom
    unsigned char lcr;
45
    unsigned char mcr;
46
    unsigned char lsr;
47
    unsigned char msr;
48
    unsigned char scr;
49
  } regs;   /* Visible registers */
50
  struct {
51
    unsigned long txser;    /* Character just sending */
52
    unsigned long rxser;    /* Character just receiving */
53
    unsigned char loopback;
54
  } iregs;  /* Internal registers */
55
  struct {
56
    int txbuf_head;
57
    int txbuf_tail;
58
    int rxbuf_head;
59
    int rxbuf_tail;
60
    unsigned int rxser_full;
61
    unsigned int txbuf_full;
62
    unsigned int rxbuf_full;
63 409 markom
    unsigned thre_int;
64
    unsigned break_set;
65 355 markom
    unsigned long rxser_clks;
66 409 markom
    unsigned timeout_count;
67 355 markom
  } istat;  /* Internal status */
68 341 markom
 
69 355 markom
  /* Clocks per char */
70
  unsigned long char_clks;
71 341 markom
 
72 355 markom
  /* VAPI internal registers */
73
  struct {
74
    unsigned long char_clks;
75
    int dll, dlh;
76
    int lcr;
77
    int skew;
78 385 markom
    int next_break;
79
    int next_break_cnt;
80
    int cur_break;
81
    int cur_break_cnt;
82 355 markom
  } vapi;
83
 
84
  /* Required by VAPI - circular buffer */
85 409 markom
 unsigned long vapi_buf[UART_VAPI_BUF_LEN];  /* Buffer to store incoming characters to,
86 355 markom
                                          since we cannot handle them so fast - we
87
                                          are serial */
88 341 markom
  int vapi_buf_head_ptr;               /* Where we write to */
89
  int vapi_buf_tail_ptr;               /* Where we read from */
90
 
91
  /* Length of FIFO, 16 for 16550, 1 for 16450 */
92
  int fifo_len;
93 713 markom
 
94
  /* fgetc slowdown */
95
  int slowdown;
96 1367 nogj
 
97
  struct channel *channel;
98
 
99
  /* Configuration */
100 1461 nogj
  int enabled;
101 1367 nogj
  int jitter;
102
  oraddr_t baseaddr;
103
  int irq;
104
  unsigned long vapi_id;
105
  int uart16550;
106
  char *channel_str;
107 31 lampret
};
108
 
109
/*
110
 * Addresses of visible registers
111
 *
112
 */
113 355 markom
#define UART_RXBUF  0 /* R: Rx buffer, DLAB=0 */
114
#define UART_TXBUF  0 /* W: Tx buffer, DLAB=0 */
115
#define UART_DLL  0 /* R/W: Divisor Latch Low, DLAB=1 */
116
#define UART_DLH  1 /* R/W: Divisor Latch High, DLAB=1 */
117
#define UART_IER  1 /* R/W: Interrupt Enable Register */
118
#define UART_IIR  2 /* R: Interrupt ID Register */
119 409 markom
#define UART_FCR  2 /* W: FIFO Control Register */
120 355 markom
#define UART_LCR  3 /* R/W: Line Control Register */
121
#define UART_MCR  4 /* W: Modem Control Register */
122
#define UART_LSR  5 /* R: Line Status Register */
123
#define UART_MSR  6 /* R: Modem Status Register */
124
#define UART_SCR  7 /* R/W: Scratch Register */
125 31 lampret
 
126
/*
127
 * R/W masks for valid bits in 8250/16450 (mask out 16550 and later bits)
128
 *
129
 */
130 355 markom
#define UART_VALID_LCR  0xff
131 409 markom
#define UART_VALID_LSR  0xff
132
#define UART_VALID_IIR  0x0f
133
#define UART_VALID_FCR  0xc0
134 355 markom
#define UART_VALID_IER  0x0f
135
#define UART_VALID_MCR  0x1f
136
#define UART_VALID_MSR  0xff
137 31 lampret
 
138
/*
139
 * Bit definitions for the Line Control Register
140
 *
141
 */
142 355 markom
#define UART_LCR_DLAB 0x80  /* Divisor latch access bit */
143
#define UART_LCR_SBC  0x40  /* Set break control */
144
#define UART_LCR_SPAR 0x20  /* Stick parity (?) */
145
#define UART_LCR_EPAR 0x10  /* Even parity select */
146
#define UART_LCR_PARITY 0x08  /* Parity Enable */
147
#define UART_LCR_STOP 0x04  /* Stop bits: 0=1 stop bit, 1= 2 stop bits */
148
#define UART_LCR_WLEN5  0x00  /* Wordlength: 5 bits */
149
#define UART_LCR_WLEN6  0x01  /* Wordlength: 6 bits */
150
#define UART_LCR_WLEN7  0x02  /* Wordlength: 7 bits */
151
#define UART_LCR_WLEN8  0x03  /* Wordlength: 8 bits */
152 344 markom
#define UART_LCR_RESET  0x03
153 31 lampret
/*
154
 * Bit definitions for the Line Status Register
155
 */
156 409 markom
#define UART_LSR_RXERR  0x80  /* Error in rx fifo */
157 355 markom
#define UART_LSR_TXSERE 0x40  /* Transmitter serial register empty */
158
#define UART_LSR_TXBUFE 0x20  /* Transmitter buffer register empty */
159
#define UART_LSR_BREAK  0x10  /* Break interrupt indicator */
160
#define UART_LSR_FRAME  0x08  /* Frame error indicator */
161
#define UART_LSR_PARITY 0x04  /* Parity error indicator */
162
#define UART_LSR_OVRRUN 0x02  /* Overrun error indicator */
163
#define UART_LSR_RDRDY  0x01  /* Receiver data ready */
164 31 lampret
 
165
/*
166
 * Bit definitions for the Interrupt Identification Register
167
 */
168 355 markom
#define UART_IIR_NO_INT 0x01  /* No interrupts pending */
169
#define UART_IIR_ID 0x06  /* Mask for the interrupt ID */
170 31 lampret
 
171 355 markom
#define UART_IIR_MSI  0x00  /* Modem status interrupt (Low priority) */
172
#define UART_IIR_THRI 0x02  /* Transmitter holding register empty */
173
#define UART_IIR_RDI  0x04  /* Receiver data interrupt */
174
#define UART_IIR_RLSI 0x06  /* Receiver line status interrupt (High p.) */
175 409 markom
#define UART_IIR_CTI  0x0c  /* Character timeout */
176 31 lampret
 
177
/*
178 409 markom
 * Bit Definitions for the FIFO Control Register
179
 */
180
#define UART_FCR_FIE  0x01  /* FIFO enable */
181
#define UART_FCR_RRXFI 0x02 /* Reset rx FIFO */
182 411 markom
#define UART_FCR_RTXFI 0x04 /* Reset tx FIFO */
183 409 markom
#define UART_FIFO_TRIGGER(x) /* Trigger values for indexes 0..3 */\
184 423 markom
  ((x) == 0 ? 1\
185
  :(x) == 1 ? 4\
186
  :(x) == 2 ? 8\
187
  :(x) == 3 ? 14 : 0)
188 409 markom
 
189
/*
190 31 lampret
 * Bit definitions for the Interrupt Enable Register
191
 */
192 355 markom
#define UART_IER_MSI  0x08  /* Enable Modem status interrupt */
193
#define UART_IER_RLSI 0x04  /* Enable receiver line status interrupt */
194
#define UART_IER_THRI 0x02  /* Enable Transmitter holding register int. */
195
#define UART_IER_RDI  0x01  /* Enable receiver data interrupt */
196 31 lampret
 
197
/*
198
 * Bit definitions for the Modem Control Register
199
 */
200 355 markom
#define UART_MCR_LOOP 0x10  /* Enable loopback mode */
201
#define UART_MCR_AUX2 0x08  /* Auxilary 2  */
202
#define UART_MCR_AUX1 0x04  /* Auxilary 1 */
203
#define UART_MCR_RTS  0x02  /* Force RTS */
204
#define UART_MCR_DTR  0x01  /* Force DTR */
205 31 lampret
 
206
/*
207
 * Bit definitions for the Modem Status Register
208
 */
209 355 markom
#define UART_MSR_DCD  0x80  /* Data Carrier Detect */
210 385 markom
#define UART_MSR_RI   0x40  /* Ring Indicator */
211 355 markom
#define UART_MSR_DSR  0x20  /* Data Set Ready */
212
#define UART_MSR_CTS  0x10  /* Clear to Send */
213
#define UART_MSR_DDCD 0x08  /* Delta DCD */
214
#define UART_MSR_TERI 0x04  /* Trailing edge ring indicator */
215
#define UART_MSR_DDSR 0x02  /* Delta DSR */
216
#define UART_MSR_DCTS 0x01  /* Delta CTS */
217 31 lampret
 
218 385 markom
/*
219
 * Various definitions
220
 */
221 423 markom
#define UART_BREAK_COUNT  (1) /* # of chars to count when performing break */
222 409 markom
#define UART_CHAR_TIMEOUT (4) /* # of chars to count when performing timeout int. */

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.