OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [trunk/] [ecos-2.0/] [packages/] [hal/] [arm/] [xscale/] [iq80321/] [v2_0/] [include/] [pkgconf/] [mlt_arm_xscale_iq80321_rom.h] - Blame information for rev 1765

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 1254 phoenix
// eCos memory layout - Tue Jul 02 10:03:04 2002
2
 
3
// This is a generated file - do not edit
4
 
5
#ifndef __ASSEMBLER__
6
#include <cyg/infra/cyg_type.h>
7
#include <stddef.h>
8
 
9
#endif
10
#define CYGMEM_REGION_ram (0)
11
#define CYGMEM_REGION_ram_SIZE (0x20000000)
12
#define CYGMEM_REGION_ram_ATTR (CYGMEM_REGION_ATTR_R | CYGMEM_REGION_ATTR_W)
13
#define CYGMEM_REGION_rom (0xf0000000)
14
#define CYGMEM_REGION_rom_SIZE (0x40000)
15
#define CYGMEM_REGION_rom_ATTR (CYGMEM_REGION_ATTR_R)
16
#ifndef __ASSEMBLER__
17
extern char CYG_LABEL_NAME (__heap1) [];
18
#endif
19
#define CYGMEM_SECTION_heap1 (CYG_LABEL_NAME (__heap1))
20
#define CYGMEM_SECTION_heap1_SIZE (0x20000000 - (size_t) CYG_LABEL_NAME (__heap1))

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.