OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [trunk/] [gdb-5.3/] [sim/] [testsuite/] [ChangeLog] - Blame information for rev 1767

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 1181 sfurman
2002-06-16  Andrew Cagney  
2
 
3
        * configure: Regenerated to track ../common/aclocal.m4 changes.
4
 
5
2001-07-31  Ben Elliston  
6
 
7
        * lib/sim-defs.exp (run_sim_test): Include a description such as
8
        "assembling" or "linking" that identifies the phase a test fails
9
        in, for easier analysis of failures.
10
 
11
2000-11-01  Dave Brolley  
12
 
13
        * lib/sim-defs.exp (run_sm_test): Correct comment. "output" and
14
        "xerror" options do not use a list of machines. Clear options from
15
        previous test case. Use "$cpu_option"  to identify the machine to the
16
        assembler, if specified.
17
 
18
Tue May 23 21:39:23 2000  Andrew Cagney  
19
 
20
        * configure: Regenerated to track ../common/aclocal.m4 changes.
21
 
22
1999-09-15  Doug Evans  
23
 
24
        * sim/arm/b.cgs: New testcase.
25
        * sim/arm/bic.cgs: New testcase.
26
        * sim/arm/bl.cgs: New testcase.
27
 
28
Thu Sep  2 18:15:53 1999  Andrew Cagney  
29
 
30
        * configure: Regenerated to track ../common/aclocal.m4 changes.
31
 
32
1999-08-30  Doug Evans  
33
 
34
        * lib/sim-defs.exp (run_sim_test): Rename all_machs arg to
35
        requested_machs, now is list of machs to run tests for.
36
        Delete locals AS,ASFLAGS,LD,LDFLAGS.  Use target_assemble
37
        and target_link instead.
38
 
39
1999-04-21  Doug Evans  
40
 
41
        * sim/m32r/nop.cgs: Add missing nop insn.
42
 
43
Mon Mar 22 13:28:56 1999  Dave Brolley  
44
 
45
        * sim/fr30/stb.cgs: Correct for unaligned access.
46
        * sim/fr30/sth.cgs: Correct for unaligned access.
47
        * sim/fr30/ldub.cgs: Fix typo: lduh->ldub. Correct
48
        for unaligned access.
49
        * sim/fr30/and.cgs: Test unaligned access.
50
 
51
Fri Feb  5 12:41:11 1999  Doug Evans  
52
 
53
        * lib/sim-defs.exp (sim_run): Print simulator arguments log message.
54
 
55
1999-01-05  Doug Evans  
56
 
57
        * lib/sim-defs.exp (run_sim_test): New arg all_machs.
58
        * sim/fr30/allinsn.exp: Update.
59
        * sim/fr30/misc.exp: Update.
60
        * sim/m32r/allinsn.exp: Update.
61
        * sim/m32r/misc.exp: Update.
62
 
63
Fri Dec 18 17:19:34 1998  Dave Brolley  
64
 
65
        * sim/fr30/ldres.cgs: New testcase.
66
        * sim/fr30/copld.cgs: New testcase.
67
        * sim/fr30/copst.cgs: New testcase.
68
        * sim/fr30/copsv.cgs: New testcase.
69
        * sim/fr30/nop.cgs: New testcase.
70
        * sim/fr30/andccr.cgs: New testcase.
71
        * sim/fr30/orccr.cgs: New testcase.
72
        * sim/fr30/addsp.cgs: New testcase.
73
        * sim/fr30/stilm.cgs: New testcase.
74
        * sim/fr30/extsb.cgs: New testcase.
75
        * sim/fr30/extub.cgs: New testcase.
76
        * sim/fr30/extsh.cgs: New testcase.
77
        * sim/fr30/extuh.cgs: New testcase.
78
        * sim/fr30/enter.cgs: New testcase.
79
        * sim/fr30/leave.cgs: New testcase.
80
        * sim/fr30/xchb.cgs: New testcase.
81
        * sim/fr30/dmovb.cgs: New testcase.
82
        * sim/fr30/dmov.cgs: New testcase.
83
        * sim/fr30/dmovh.cgs: New testcase.
84
 
85
Thu Dec 17 17:18:43 1998  Dave Brolley  
86
 
87
        * sim/fr30/testutils.inc (take_branch{_d},no_branch{_d}): New macros.
88
        * sim/fr30/ret.cgs: Add tests fir ret:d.
89
        * sim/fr30/inte.cgs: New testcase.
90
        * sim/fr30/reti.cgs: New testcase.
91
        * sim/fr30/bra.cgs: New testcase.
92
        * sim/fr30/bno.cgs: New testcase.
93
        * sim/fr30/beq.cgs: New testcase.
94
        * sim/fr30/bne.cgs: New testcase.
95
        * sim/fr30/bc.cgs: New testcase.
96
        * sim/fr30/bnc.cgs: New testcase.
97
        * sim/fr30/bn.cgs: New testcase.
98
        * sim/fr30/bp.cgs: New testcase.
99
        * sim/fr30/bv.cgs: New testcase.
100
        * sim/fr30/bnv.cgs: New testcase.
101
        * sim/fr30/blt.cgs: New testcase.
102
        * sim/fr30/bge.cgs: New testcase.
103
        * sim/fr30/ble.cgs: New testcase.
104
        * sim/fr30/bgt.cgs: New testcase.
105
        * sim/fr30/bls.cgs: New testcase.
106
        * sim/fr30/bhi.cgs: New testcase.
107
 
108
Tue Dec 15 17:47:13 1998  Dave Brolley  
109
 
110
        * sim/fr30/div.cgs (int): Add signed division scenario.
111
        * sim/fr30/int.cgs (int): Complete testcase.
112
        * sim/fr30/testutils.inc (_start): Initialize tbr.
113
        (test_s_user,test_s_system,set_i,test_i): New macros.
114
 
115
1998-12-14  Doug Evans  
116
 
117
        * lib/sim-defs.exp (run_sim_test): New option xerror, for expected
118
        errors.  Translate \n sequences in expected output to newline char.
119
        (slurp_options): Make parentheses optional.
120
        (sim_run): Look for board_info sim,options.
121
        * sim/fr30/hello.ms: Add trailing \n to expected output.
122
        * sim/m32r/hello.ms: Ditto.
123
        * sim/m32r/hw-trap.ms: Ditto.
124
 
125
        * sim/m32r/trap.cgs: Properly align trap2_handler.
126
 
127
        * sim/m32r/uread16.ms: New testcase.
128
        * sim/m32r/uread32.ms: New testcase.
129
        * sim/m32r/uwrite16.ms: New testcase.
130
        * sim/m32r/uwrite32.ms: New testcase.
131
 
132
1998-12-14  Dave Brolley  
133
 
134
        * sim/fr30/call.cgs: Test ret here as well.
135
        * sim/fr30/ld.cgs: Remove bogus comment.
136
        * sim/fr30/testutils.inc (save_rp,restore_rp): New macros.
137
        * sim/fr30/div.ms: New testcase.
138
        * sim/fr30/st.cgs: New testcase.
139
        * sim/fr30/sth.cgs: New testcase.
140
        * sim/fr30/stb.cgs: New testcase.
141
        * sim/fr30/mov.cgs: New testcase.
142
        * sim/fr30/jmp.cgs: New testcase.
143
        * sim/fr30/ret.cgs: New testcase.
144
        * sim/fr30/int.cgs: New testcase.
145
 
146
Thu Dec 10 18:46:25 1998  Dave Brolley  
147
 
148
        * sim/fr30/div0s.cgs: New testcase.
149
        * sim/fr30/div0u.cgs: New testcase.
150
        * sim/fr30/div1.cgs: New testcase.
151
        * sim/fr30/div2.cgs: New testcase.
152
        * sim/fr30/div3.cgs: New testcase.
153
        * sim/fr30/div4s.cgs: New testcase.
154
        * sim/fr30/testutils.inc (mvi_h_dr,set_dbits,test_dbits): New Macros.
155
 
156
Tue Dec  8 13:16:53 1998  Dave Brolley  
157
 
158
        * sim/fr30/testutils.inc (set_s_user): Correct Mask.
159
        (set_s_system): Correct Mask.
160
        * sim/fr30/ld.cgs (ld): Move previously failing test back
161
        into place.
162
        * sim/fr30/ldm0.cgs: New testcase.
163
        * sim/fr30/ldm1.cgs: New testcase.
164
        * sim/fr30/stm0.cgs: New testcase.
165
        * sim/fr30/stm1.cgs: New testcase.
166
 
167
Thu Dec  3 14:20:03 1998  Dave Brolley  
168
 
169
        * sim/fr30/ld.cgs: Implement more loads.
170
        * sim/fr30/call.cgs: New testcase.
171
        * sim/fr30/testutils.inc (testr_h_dr): New macro.
172
        (set_s_user,set_s_system): New macros.
173
 
174
        * sim/fr30: New Directory.
175
 
176
Wed Nov 18 10:50:19 1998  Andrew Cagney  
177
 
178
        * common/bits-gen.c (main): Add BYTE_ORDER so that it matches
179
        recent sim/common/sim-basics.h changes.
180
        * common/Makefile.in: Update.
181
 
182
Fri Oct 30 00:37:31 1998  Felix Lee  
183
 
184
        * lib/sim-defs.exp (sim_run): download target program to remote
185
        host, if necessary.  for unix-driven win32 testing.
186
 
187
Tue Sep 15 14:56:22 1998  Doug Evans  
188
 
189
        * sim/m32r/testutils.inc (test_h_gr): Use mvaddr_h_gr.
190
        * sim/m32r/rte.cgs: Test bbpc,bbpsw.
191
        * sim/m32r/trap.cgs: Test bbpc,bbpsw.
192
 
193
Fri Jul 31 17:49:13 1998  Felix Lee  
194
 
195
        * lib/sim-defs.exp (sim_run): remote_spawn, use writeto instead of
196
        writeonly.
197
 
198
Fri Jul 24 09:40:34 1998  Doug Evans  
199
 
200
        * Makefile.in (clean,mostlyclean): Change leading spaces to a tab.
201
 
202
Wed Jul  1 15:57:54 1998  Doug Evans  
203
 
204
        * sim/m32r/hw-trap.ms: New testcase.
205
 
206
Tue Jun 16 15:44:01 1998 Jillian Ye 
207
 
208
        * lib/sim-defs.exp: Print out timeout setting info when "-v" is used.
209
 
210
Thu Jun 11 15:24:53 1998  Doug Evans  
211
 
212
        * lib/sim-defs.exp (sim_run): Argument env_vals renamed to options,
213
        which is now a list of options controlling the behaviour of sim_run.
214
 
215
Wed Jun 10 10:53:20 1998  Doug Evans  
216
 
217
        * sim/m32r/addx.cgs: Add another test.
218
        * sim/m32r/jmp.cgs: Add another test.
219
 
220
Mon Jun  8 16:08:27 1998  Doug Evans  
221
 
222
        * sim/m32r/trap.cgs: Test trap 2.
223
 
224
Mon Jun  1 18:54:22 1998  Frank Ch. Eigler  
225
 
226
        * lib/sim-defs.exp (sim_run): Add possible environment variable
227
        list to simulator run.
228
 
229
Thu May 28 14:59:46 1998 Jillian Ye 
230
 
231
        * Makefile.in: Take RUNTEST out of FLAG_TO_PASS
232
                       so that make check can be invoked recursively.
233
 
234
Thu May 14 11:48:35 1998  Doug Evans  
235
 
236
        * config/default.exp (CC,SIM): Delete.
237
 
238
        * lib/sim-defs.exp (sim_run): Fix handling of output redirection.
239
        New arg prog_opts.  All callers updated.
240
 
241
Fri May  8 18:10:28 1998  Jillian Ye 
242
 
243
        * Makefile.in: Made "check" the target of two
244
          dependencies (test1, test2) so that test2 get a chance to
245
          run even when test1 failed if "make -k check" is used.
246
 
247
Fri May  8 14:41:28 1998  Doug Evans  
248
 
249
        * lib/sim-defs.exp (sim_version): Simplify.
250
        (sim_run): Implement.
251
        (run_sim_test): Use sim_run.
252
        (sim_compile): New proc.
253
 
254
Mon May  4 17:59:11 1998  Frank Ch. Eigler  
255
 
256
        * config/default.exp: Added C compiler settings.
257
 
258
Wed Apr 22 12:26:28 1998  Doug Evans  
259
 
260
        * Makefile.in (TARGET_FLAGS_TO_PASS): Delete LIBS, LDFLAGS.
261
 
262
Tue Apr 21 10:49:03 1998  Doug Evans  
263
 
264
        * lib/sim-defs.exp (run_sim_test): Don't exit early if one mach fails,
265
        try all machs.
266
 
267
        * sim/m32r/addx.cgs: Test (-1)+(-1)+1.
268
 
269
Fri Apr 17 16:00:52 1998  Doug Evans  
270
 
271
        * sim/m32r/mv[ft]achi.cgs: Fix expected result
272
        (sign extension of top 8 bits).
273
 
274
Wed Feb 25 11:01:17 1998  Doug Evans  
275
 
276
        * Makefile.in (RUNTEST): Fix path to runtest.
277
 
278
Fri Feb 20 11:00:02 1998  Nick Clifton  
279
 
280
        * sim/m32r/unlock.cgs: Fixed test.
281
        * sim/m32r/mvfc.cgs: Fixed test.
282
        * sim/m32r/remu.cgs: Fixed test.
283
        * sim/m32r/bnc24.cgs: Test long BNC instruction.
284
        * sim/m32r/bnc8.cgs: Test short BNC instruction.
285
        * sim/m32r/ld-plus.cgs: Test LD instruction.
286
        * sim/m32r/macwhi.cgs: Test MACWHI instruction.
287
        * sim/m32r/macwlo.cgs: Test MACWLO instruction.
288
        * sim/m32r/mulwhi.cgs: Test MULWHI instruction.
289
        * sim/m32r/mulwlo.cgs: Test MULWLO instruction.
290
        * sim/m32r/mvfachi.cgs: Test MVFACHI instruction.
291
        * sim/m32r/mvfaclo.cgs: Test MVFACLO instruction.
292
        * sim/m32r/mvtaclo.cgs: Test MVTACLO instruction.
293
        * sim/m32r/addv.cgs: Test ADDV instruction.
294
        * sim/m32r/addv3.cgs: Test ADDV3 instruction.
295
        * sim/m32r/addx.cgs: Test ADDX instruction.
296
        * sim/m32r/lock.cgs: Test LOCK instruction.
297
        * sim/m32r/neg.cgs: Test NEG instruction.
298
        * sim/m32r/not.cgs: Test NOT instruction.
299
        * sim/m32r/unlock.cgs: Test UNLOCK instruction.
300
 
301
Thu Feb 19 11:15:45 1998  Nick Clifton  
302
 
303
        * sim/m32r/testutils.inc (mvaddr_h_gr): new macro to load an
304
        address into a general register.
305
 
306
        * sim/m32r/or3.cgs: Test OR3 instruction.
307
        * sim/m32r/rach.cgs: Test RACH instruction.
308
        * sim/m32r/rem.cgs: Test REM instruction.
309
        * sim/m32r/sub.cgs: Test SUB instruction.
310
        * sim/m32r/mv.cgs: Test MV instruction.
311
        * sim/m32r/mul.cgs: Test MUL instruction.
312
        * sim/m32r/bl24.cgs: Test long BL instruction.
313
        * sim/m32r/bl8.cgs: Test short BL instruction.
314
        * sim/m32r/blez.cgs: Test BLEZ instruction.
315
        * sim/m32r/bltz.cgs: Test BLTZ instruction.
316
        * sim/m32r/bne.cgs: Test BNE instruction.
317
        * sim/m32r/bnez.cgs: Test BNEZ instruction.
318
        * sim/m32r/bra24.cgs: Test long BRA instruction.
319
        * sim/m32r/bra8.cgs: Test short BRA instruction.
320
        * sim/m32r/jl.cgs: Test JL instruction.
321
        * sim/m32r/or.cgs: Test OR instruction.
322
        * sim/m32r/jmp.cgs: Test JMP instruction.
323
        * sim/m32r/and.cgs: Test AND instruction.
324
        * sim/m32r/and3.cgs: Test AND3 instruction.
325
        * sim/m32r/beq.cgs: Test BEQ instruction.
326
        * sim/m32r/beqz.cgs: Test BEQZ instruction.
327
        * sim/m32r/bgez.cgs: Test BGEZ instruction.
328
        * sim/m32r/bgtz.cgs: Test BGTZ instruction.
329
        * sim/m32r/cmp.cgs: Test CMP instruction.
330
        * sim/m32r/cmpi.cgs: Test CMPI instruction.
331
        * sim/m32r/cmpu.cgs: Test CMPU instruction.
332
        * sim/m32r/cmpui.cgs: Test CMPUI instruction.
333
        * sim/m32r/div.cgs: Test DIV instruction.
334
        * sim/m32r/divu.cgs: Test DIVU instruction.
335
        * sim/m32r/cmpeq.cgs: Test CMPEQ instruction.
336
        * sim/m32r/sll.cgs: Test SLL instruction.
337
        * sim/m32r/sll3.cgs: Test SLL3 instruction.
338
        * sim/m32r/slli.cgs: Test SLLI instruction.
339
        * sim/m32r/sra.cgs: Test SRA instruction.
340
        * sim/m32r/sra3.cgs: Test SRA3 instruction.
341
        * sim/m32r/srai.cgs: Test SRAI instruction.
342
        * sim/m32r/srl.cgs: Test SRL instruction.
343
        * sim/m32r/srl3.cgs: Test SRL3 instruction.
344
        * sim/m32r/srli.cgs: Test SRLI instruction.
345
        * sim/m32r/xor3.cgs: Test XOR3 instruction.
346
        * sim/m32r/xor.cgs: Test XOR instruction.
347
 
348
Tue Feb 17 12:46:05 1998  Doug Evans  
349
 
350
        * config/default.exp: New file.
351
        * lib/sim-defs.exp: New file.
352
        * sim/m32r/*: m32r dejagnu simulator testsuite.
353
 
354
        * Makefile.in (build_alias): Define.
355
        (arch): Define.
356
        (RUNTEST_FOR_TARGET): Delete.
357
        (RUNTEST): Fix.
358
        (check): Depend on site.exp.  Run dejagnu.
359
        (site.exp): New target.
360
        * configure.in (arch): Define from target_cpu.
361
        * configure: Regenerate.
362
 
363
Wed Sep 17 10:21:26 1997  Andrew Cagney  
364
 
365
        * common/bits-gen.c (gen_bit): Pass in the full name of the macro.
366
        (gen_mask): Ditto.
367
 
368
        * common/bits-tst.c (main): Add tests for LSSEXT, MSSEXT.
369
        (calc): Add support for 8 bit version of macros.
370
        (main): Add tests for 8 bit versions of macros.
371
        (check_sext): Check SEXT of zero clears bits.
372
 
373
        * common/bits-gen.c (main): Generate tests for 8 bit versions of
374
        macros.
375
 
376
Thu Sep 11 13:04:40 1997  Andrew Cagney  
377
 
378
        * common/Make-common.in: New file, provide generic rules for
379
        running checks.
380
 
381
Mon Sep  1 16:43:55 1997  Andrew Cagney  
382
 
383
        * configure.in (configdirs): Test for the target directory instead
384
        of matching on a target.
385
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.