1 |
1275 |
phoenix |
/*
|
2 |
|
|
* Version 2.13
|
3 |
|
|
*
|
4 |
|
|
* AMD 755/756/766/8111 and nVidia nForce/2/2s/3/3s IDE driver for Linux.
|
5 |
|
|
*
|
6 |
|
|
* Copyright (c) 2000-2002 Vojtech Pavlik
|
7 |
|
|
*
|
8 |
|
|
* Based on the work of:
|
9 |
|
|
* Andre Hedrick
|
10 |
|
|
*/
|
11 |
|
|
|
12 |
|
|
/*
|
13 |
|
|
* This program is free software; you can redistribute it and/or modify it
|
14 |
|
|
* under the terms of the GNU General Public License version 2 as published by
|
15 |
|
|
* the Free Software Foundation.
|
16 |
|
|
*/
|
17 |
|
|
|
18 |
|
|
#include <linux/config.h>
|
19 |
|
|
#include <linux/module.h>
|
20 |
|
|
#include <linux/kernel.h>
|
21 |
|
|
#include <linux/ioport.h>
|
22 |
|
|
#include <linux/blkdev.h>
|
23 |
|
|
#include <linux/pci.h>
|
24 |
|
|
#include <linux/init.h>
|
25 |
|
|
#include <linux/ide.h>
|
26 |
|
|
#include <asm/io.h>
|
27 |
|
|
|
28 |
|
|
#include "ide-timing.h"
|
29 |
|
|
#include "amd74xx.h"
|
30 |
|
|
|
31 |
|
|
#define AMD_IDE_ENABLE (0x00 + amd_config->base)
|
32 |
|
|
#define AMD_IDE_CONFIG (0x01 + amd_config->base)
|
33 |
|
|
#define AMD_CABLE_DETECT (0x02 + amd_config->base)
|
34 |
|
|
#define AMD_DRIVE_TIMING (0x08 + amd_config->base)
|
35 |
|
|
#define AMD_8BIT_TIMING (0x0e + amd_config->base)
|
36 |
|
|
#define AMD_ADDRESS_SETUP (0x0c + amd_config->base)
|
37 |
|
|
#define AMD_UDMA_TIMING (0x10 + amd_config->base)
|
38 |
|
|
|
39 |
|
|
#define AMD_UDMA 0x07
|
40 |
|
|
#define AMD_UDMA_33 0x01
|
41 |
|
|
#define AMD_UDMA_66 0x02
|
42 |
|
|
#define AMD_UDMA_100 0x03
|
43 |
|
|
#define AMD_UDMA_133 0x04
|
44 |
|
|
#define AMD_CHECK_SWDMA 0x08
|
45 |
|
|
#define AMD_BAD_SWDMA 0x10
|
46 |
|
|
#define AMD_BAD_FIFO 0x20
|
47 |
|
|
#define AMD_CHECK_SERENADE 0x40
|
48 |
|
|
|
49 |
|
|
/*
|
50 |
|
|
* AMD SouthBridge chips.
|
51 |
|
|
*/
|
52 |
|
|
|
53 |
|
|
static struct amd_ide_chip {
|
54 |
|
|
unsigned short id;
|
55 |
|
|
unsigned long base;
|
56 |
|
|
unsigned char flags;
|
57 |
|
|
} amd_ide_chips[] = {
|
58 |
|
|
{ PCI_DEVICE_ID_AMD_COBRA_7401, 0x40, AMD_UDMA_33 | AMD_BAD_SWDMA },
|
59 |
|
|
{ PCI_DEVICE_ID_AMD_VIPER_7409, 0x40, AMD_UDMA_66 | AMD_CHECK_SWDMA },
|
60 |
|
|
{ PCI_DEVICE_ID_AMD_VIPER_7411, 0x40, AMD_UDMA_100 | AMD_BAD_FIFO },
|
61 |
|
|
{ PCI_DEVICE_ID_AMD_OPUS_7441, 0x40, AMD_UDMA_100 },
|
62 |
|
|
{ PCI_DEVICE_ID_AMD_8111_IDE, 0x40, AMD_UDMA_133 | AMD_CHECK_SERENADE },
|
63 |
|
|
{ PCI_DEVICE_ID_NVIDIA_NFORCE_IDE, 0x50, AMD_UDMA_100 },
|
64 |
|
|
{ PCI_DEVICE_ID_NVIDIA_NFORCE2_IDE, 0x50, AMD_UDMA_133 },
|
65 |
|
|
{ PCI_DEVICE_ID_NVIDIA_NFORCE2S_IDE, 0x50, AMD_UDMA_133 },
|
66 |
|
|
{ PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA, 0x50, AMD_UDMA_133 },
|
67 |
|
|
{ PCI_DEVICE_ID_NVIDIA_NFORCE3_IDE, 0x50, AMD_UDMA_133 },
|
68 |
|
|
{ PCI_DEVICE_ID_NVIDIA_NFORCE3S_IDE, 0x50, AMD_UDMA_133 },
|
69 |
|
|
{ PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA, 0x50, AMD_UDMA_133 },
|
70 |
|
|
{ PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2, 0x50, AMD_UDMA_133 },
|
71 |
|
|
{ 0 }
|
72 |
|
|
};
|
73 |
|
|
|
74 |
|
|
static struct amd_ide_chip *amd_config;
|
75 |
|
|
static ide_pci_device_t *amd_chipset;
|
76 |
|
|
static unsigned int amd_80w;
|
77 |
|
|
static unsigned int amd_clock;
|
78 |
|
|
|
79 |
|
|
static char *amd_dma[] = { "MWDMA16", "UDMA33", "UDMA66", "UDMA100", "UDMA133" };
|
80 |
|
|
static unsigned char amd_cyc2udma[] = { 6, 6, 5, 4, 0, 1, 1, 2, 2, 3, 3, 3, 3, 3, 3, 7 };
|
81 |
|
|
|
82 |
|
|
/*
|
83 |
|
|
* AMD /proc entry.
|
84 |
|
|
*/
|
85 |
|
|
|
86 |
|
|
#ifdef CONFIG_PROC_FS
|
87 |
|
|
|
88 |
|
|
#include <linux/stat.h>
|
89 |
|
|
#include <linux/proc_fs.h>
|
90 |
|
|
|
91 |
|
|
static unsigned char amd_udma2cyc[] = { 4, 6, 8, 10, 3, 2, 1, 15 };
|
92 |
|
|
static unsigned long amd_base;
|
93 |
|
|
static struct pci_dev *bmide_dev;
|
94 |
|
|
extern int (*amd74xx_display_info)(char *, char **, off_t, int); /* ide-proc.c */
|
95 |
|
|
|
96 |
|
|
#define amd_print(format, arg...) p += sprintf(p, format "\n" , ## arg)
|
97 |
|
|
#define amd_print_drive(name, format, arg...)\
|
98 |
|
|
p += sprintf(p, name); for (i = 0; i < 4; i++) p += sprintf(p, format, ## arg); p += sprintf(p, "\n");
|
99 |
|
|
|
100 |
|
|
static int amd74xx_get_info(char *buffer, char **addr, off_t offset, int count)
|
101 |
|
|
{
|
102 |
|
|
int speed[4], cycle[4], setup[4], active[4], recover[4], den[4],
|
103 |
|
|
uen[4], udma[4], active8b[4], recover8b[4];
|
104 |
|
|
struct pci_dev *dev = bmide_dev;
|
105 |
|
|
unsigned int v, u, i;
|
106 |
|
|
unsigned short c, w;
|
107 |
|
|
unsigned char t;
|
108 |
|
|
char *p = buffer;
|
109 |
|
|
int len;
|
110 |
|
|
|
111 |
|
|
amd_print("----------AMD BusMastering IDE Configuration----------------");
|
112 |
|
|
|
113 |
|
|
amd_print("Driver Version: 2.13");
|
114 |
|
|
amd_print("South Bridge: %s", bmide_dev->name);
|
115 |
|
|
|
116 |
|
|
pci_read_config_byte(dev, PCI_REVISION_ID, &t);
|
117 |
|
|
amd_print("Revision: IDE %#x", t);
|
118 |
|
|
amd_print("Highest DMA rate: %s", amd_dma[amd_config->flags & AMD_UDMA]);
|
119 |
|
|
|
120 |
|
|
amd_print("BM-DMA base: %#lx", amd_base);
|
121 |
|
|
amd_print("PCI clock: %d.%dMHz", amd_clock / 1000, amd_clock / 100 % 10);
|
122 |
|
|
|
123 |
|
|
amd_print("-----------------------Primary IDE-------Secondary IDE------");
|
124 |
|
|
|
125 |
|
|
pci_read_config_byte(dev, AMD_IDE_CONFIG, &t);
|
126 |
|
|
amd_print("Prefetch Buffer: %10s%20s", (t & 0x80) ? "yes" : "no", (t & 0x20) ? "yes" : "no");
|
127 |
|
|
amd_print("Post Write Buffer: %10s%20s", (t & 0x40) ? "yes" : "no", (t & 0x10) ? "yes" : "no");
|
128 |
|
|
|
129 |
|
|
pci_read_config_byte(dev, AMD_IDE_ENABLE, &t);
|
130 |
|
|
amd_print("Enabled: %10s%20s", (t & 0x02) ? "yes" : "no", (t & 0x01) ? "yes" : "no");
|
131 |
|
|
|
132 |
|
|
c = inb(amd_base + 0x02) | (inb(amd_base + 0x0a) << 8);
|
133 |
|
|
amd_print("Simplex only: %10s%20s", (c & 0x80) ? "yes" : "no", (c & 0x8000) ? "yes" : "no");
|
134 |
|
|
|
135 |
|
|
amd_print("Cable Type: %10s%20s", (amd_80w & 1) ? "80w" : "40w", (amd_80w & 2) ? "80w" : "40w");
|
136 |
|
|
|
137 |
|
|
if (!amd_clock)
|
138 |
|
|
return p - buffer;
|
139 |
|
|
|
140 |
|
|
amd_print("-------------------drive0----drive1----drive2----drive3-----");
|
141 |
|
|
|
142 |
|
|
pci_read_config_byte(dev, AMD_ADDRESS_SETUP, &t);
|
143 |
|
|
pci_read_config_dword(dev, AMD_DRIVE_TIMING, &v);
|
144 |
|
|
pci_read_config_word(dev, AMD_8BIT_TIMING, &w);
|
145 |
|
|
pci_read_config_dword(dev, AMD_UDMA_TIMING, &u);
|
146 |
|
|
|
147 |
|
|
for (i = 0; i < 4; i++) {
|
148 |
|
|
setup[i] = ((t >> ((3 - i) << 1)) & 0x3) + 1;
|
149 |
|
|
recover8b[i] = ((w >> ((1 - (i >> 1)) << 3)) & 0xf) + 1;
|
150 |
|
|
active8b[i] = ((w >> (((1 - (i >> 1)) << 3) + 4)) & 0xf) + 1;
|
151 |
|
|
active[i] = ((v >> (((3 - i) << 3) + 4)) & 0xf) + 1;
|
152 |
|
|
recover[i] = ((v >> ((3 - i) << 3)) & 0xf) + 1;
|
153 |
|
|
|
154 |
|
|
udma[i] = amd_udma2cyc[((u >> ((3 - i) << 3)) & 0x7)];
|
155 |
|
|
uen[i] = ((u >> ((3 - i) << 3)) & 0x40) ? 1 : 0;
|
156 |
|
|
den[i] = (c & ((i & 1) ? 0x40 : 0x20) << ((i & 2) << 2));
|
157 |
|
|
|
158 |
|
|
if (den[i] && uen[i] && udma[i] == 1) {
|
159 |
|
|
speed[i] = amd_clock * 3;
|
160 |
|
|
cycle[i] = 666666 / amd_clock;
|
161 |
|
|
continue;
|
162 |
|
|
}
|
163 |
|
|
|
164 |
|
|
if (den[i] && uen[i] && udma[i] == 15) {
|
165 |
|
|
speed[i] = amd_clock * 4;
|
166 |
|
|
cycle[i] = 500000 / amd_clock;
|
167 |
|
|
continue;
|
168 |
|
|
}
|
169 |
|
|
|
170 |
|
|
speed[i] = 4 * amd_clock / ((den[i] && uen[i]) ? udma[i] : (active[i] + recover[i]) * 2);
|
171 |
|
|
cycle[i] = 1000000 * ((den[i] && uen[i]) ? udma[i] : (active[i] + recover[i]) * 2) / amd_clock / 2;
|
172 |
|
|
}
|
173 |
|
|
|
174 |
|
|
amd_print_drive("Transfer Mode: ", "%10s", den[i] ? (uen[i] ? "UDMA" : "DMA") : "PIO");
|
175 |
|
|
|
176 |
|
|
amd_print_drive("Address Setup: ", "%8dns", 1000000 * setup[i] / amd_clock);
|
177 |
|
|
amd_print_drive("Cmd Active: ", "%8dns", 1000000 * active8b[i] / amd_clock);
|
178 |
|
|
amd_print_drive("Cmd Recovery: ", "%8dns", 1000000 * recover8b[i] / amd_clock);
|
179 |
|
|
amd_print_drive("Data Active: ", "%8dns", 1000000 * active[i] / amd_clock);
|
180 |
|
|
amd_print_drive("Data Recovery: ", "%8dns", 1000000 * recover[i] / amd_clock);
|
181 |
|
|
amd_print_drive("Cycle Time: ", "%8dns", cycle[i]);
|
182 |
|
|
amd_print_drive("Transfer Rate: ", "%4d.%dMB/s", speed[i] / 1000, speed[i] / 100 % 10);
|
183 |
|
|
|
184 |
|
|
/* hoping p - buffer is less than 4K... */
|
185 |
|
|
len = (p - buffer) - offset;
|
186 |
|
|
*addr = buffer + offset;
|
187 |
|
|
|
188 |
|
|
return len > count ? count : len;
|
189 |
|
|
}
|
190 |
|
|
|
191 |
|
|
#endif
|
192 |
|
|
|
193 |
|
|
/*
|
194 |
|
|
* amd_set_speed() writes timing values to the chipset registers
|
195 |
|
|
*/
|
196 |
|
|
|
197 |
|
|
static void amd_set_speed(struct pci_dev *dev, unsigned char dn, struct ide_timing *timing)
|
198 |
|
|
{
|
199 |
|
|
unsigned char t;
|
200 |
|
|
|
201 |
|
|
pci_read_config_byte(dev, AMD_ADDRESS_SETUP, &t);
|
202 |
|
|
t = (t & ~(3 << ((3 - dn) << 1))) | ((FIT(timing->setup, 1, 4) - 1) << ((3 - dn) << 1));
|
203 |
|
|
pci_write_config_byte(dev, AMD_ADDRESS_SETUP, t);
|
204 |
|
|
|
205 |
|
|
pci_write_config_byte(dev, AMD_8BIT_TIMING + (1 - (dn >> 1)),
|
206 |
|
|
((FIT(timing->act8b, 1, 16) - 1) << 4) | (FIT(timing->rec8b, 1, 16) - 1));
|
207 |
|
|
|
208 |
|
|
pci_write_config_byte(dev, AMD_DRIVE_TIMING + (3 - dn),
|
209 |
|
|
((FIT(timing->active, 1, 16) - 1) << 4) | (FIT(timing->recover, 1, 16) - 1));
|
210 |
|
|
|
211 |
|
|
switch (amd_config->flags & AMD_UDMA) {
|
212 |
|
|
case AMD_UDMA_33: t = timing->udma ? (0xc0 | (FIT(timing->udma, 2, 5) - 2)) : 0x03; break;
|
213 |
|
|
case AMD_UDMA_66: t = timing->udma ? (0xc0 | amd_cyc2udma[FIT(timing->udma, 2, 10)]) : 0x03; break;
|
214 |
|
|
case AMD_UDMA_100: t = timing->udma ? (0xc0 | amd_cyc2udma[FIT(timing->udma, 1, 10)]) : 0x03; break;
|
215 |
|
|
case AMD_UDMA_133: t = timing->udma ? (0xc0 | amd_cyc2udma[FIT(timing->udma, 1, 15)]) : 0x03; break;
|
216 |
|
|
default: return;
|
217 |
|
|
}
|
218 |
|
|
|
219 |
|
|
pci_write_config_byte(dev, AMD_UDMA_TIMING + (3 - dn), t);
|
220 |
|
|
}
|
221 |
|
|
|
222 |
|
|
/*
|
223 |
|
|
* amd_set_drive() computes timing values configures the drive and
|
224 |
|
|
* the chipset to a desired transfer mode. It also can be called
|
225 |
|
|
* by upper layers.
|
226 |
|
|
*/
|
227 |
|
|
|
228 |
|
|
static int amd_set_drive(ide_drive_t *drive, u8 speed)
|
229 |
|
|
{
|
230 |
|
|
ide_drive_t *peer = HWIF(drive)->drives + (~drive->dn & 1);
|
231 |
|
|
struct ide_timing t, p;
|
232 |
|
|
int T, UT;
|
233 |
|
|
|
234 |
|
|
if (speed != XFER_PIO_SLOW && speed != drive->current_speed)
|
235 |
|
|
if (ide_config_drive_speed(drive, speed))
|
236 |
|
|
printk(KERN_WARNING "ide%d: Drive %d didn't accept speed setting. Oh, well.\n",
|
237 |
|
|
drive->dn >> 1, drive->dn & 1);
|
238 |
|
|
|
239 |
|
|
T = 1000000000 / amd_clock;
|
240 |
|
|
UT = T / min_t(int, max_t(int, amd_config->flags & AMD_UDMA, 1), 2);
|
241 |
|
|
|
242 |
|
|
ide_timing_compute(drive, speed, &t, T, UT);
|
243 |
|
|
|
244 |
|
|
if (peer->present) {
|
245 |
|
|
ide_timing_compute(peer, peer->current_speed, &p, T, UT);
|
246 |
|
|
ide_timing_merge(&p, &t, &t, IDE_TIMING_8BIT);
|
247 |
|
|
}
|
248 |
|
|
|
249 |
|
|
if (speed == XFER_UDMA_5 && amd_clock <= 33333) t.udma = 1;
|
250 |
|
|
if (speed == XFER_UDMA_6 && amd_clock <= 33333) t.udma = 15;
|
251 |
|
|
|
252 |
|
|
amd_set_speed(HWIF(drive)->pci_dev, drive->dn, &t);
|
253 |
|
|
|
254 |
|
|
if (!drive->init_speed)
|
255 |
|
|
drive->init_speed = speed;
|
256 |
|
|
drive->current_speed = speed;
|
257 |
|
|
|
258 |
|
|
return 0;
|
259 |
|
|
}
|
260 |
|
|
|
261 |
|
|
/*
|
262 |
|
|
* amd74xx_tune_drive() is a callback from upper layers for
|
263 |
|
|
* PIO-only tuning.
|
264 |
|
|
*/
|
265 |
|
|
|
266 |
|
|
static void amd74xx_tune_drive(ide_drive_t *drive, u8 pio)
|
267 |
|
|
{
|
268 |
|
|
if (pio == 255) {
|
269 |
|
|
amd_set_drive(drive, ide_find_best_mode(drive, XFER_PIO | XFER_EPIO));
|
270 |
|
|
return;
|
271 |
|
|
}
|
272 |
|
|
|
273 |
|
|
amd_set_drive(drive, XFER_PIO_0 + min_t(byte, pio, 5));
|
274 |
|
|
}
|
275 |
|
|
|
276 |
|
|
/*
|
277 |
|
|
* amd74xx_dmaproc() is a callback from upper layers that can do
|
278 |
|
|
* a lot, but we use it for DMA/PIO tuning only, delegating everything
|
279 |
|
|
* else to the default ide_dmaproc().
|
280 |
|
|
*/
|
281 |
|
|
|
282 |
|
|
static int amd74xx_ide_dma_check(ide_drive_t *drive)
|
283 |
|
|
{
|
284 |
|
|
int w80 = HWIF(drive)->udma_four;
|
285 |
|
|
|
286 |
|
|
u8 speed = ide_find_best_mode(drive,
|
287 |
|
|
XFER_PIO | XFER_EPIO | XFER_MWDMA | XFER_UDMA |
|
288 |
|
|
((amd_config->flags & AMD_BAD_SWDMA) ? 0 : XFER_SWDMA) |
|
289 |
|
|
(w80 && (amd_config->flags & AMD_UDMA) >= AMD_UDMA_66 ? XFER_UDMA_66 : 0) |
|
290 |
|
|
(w80 && (amd_config->flags & AMD_UDMA) >= AMD_UDMA_100 ? XFER_UDMA_100 : 0) |
|
291 |
|
|
(w80 && (amd_config->flags & AMD_UDMA) >= AMD_UDMA_133 ? XFER_UDMA_133 : 0));
|
292 |
|
|
|
293 |
|
|
amd_set_drive(drive, speed);
|
294 |
|
|
|
295 |
|
|
if (drive->autodma && (speed & XFER_MODE) != XFER_PIO)
|
296 |
|
|
return HWIF(drive)->ide_dma_on(drive);
|
297 |
|
|
return HWIF(drive)->ide_dma_off_quietly(drive);
|
298 |
|
|
}
|
299 |
|
|
|
300 |
|
|
/*
|
301 |
|
|
* The initialization callback. Here we determine the IDE chip type
|
302 |
|
|
* and initialize its drive independent registers.
|
303 |
|
|
*/
|
304 |
|
|
|
305 |
|
|
static unsigned int __init init_chipset_amd74xx(struct pci_dev *dev, const char *name)
|
306 |
|
|
{
|
307 |
|
|
unsigned char t;
|
308 |
|
|
unsigned int u;
|
309 |
|
|
int i;
|
310 |
|
|
|
311 |
|
|
/*
|
312 |
|
|
* Check for bad SWDMA.
|
313 |
|
|
*/
|
314 |
|
|
|
315 |
|
|
if (amd_config->flags & AMD_CHECK_SWDMA) {
|
316 |
|
|
pci_read_config_byte(dev, PCI_REVISION_ID, &t);
|
317 |
|
|
if (t <= 7)
|
318 |
|
|
amd_config->flags |= AMD_BAD_SWDMA;
|
319 |
|
|
}
|
320 |
|
|
|
321 |
|
|
/*
|
322 |
|
|
* Check 80-wire cable presence.
|
323 |
|
|
*/
|
324 |
|
|
|
325 |
|
|
switch (amd_config->flags & AMD_UDMA) {
|
326 |
|
|
|
327 |
|
|
case AMD_UDMA_133:
|
328 |
|
|
case AMD_UDMA_100:
|
329 |
|
|
pci_read_config_byte(dev, AMD_CABLE_DETECT, &t);
|
330 |
|
|
pci_read_config_dword(dev, AMD_UDMA_TIMING, &u);
|
331 |
|
|
amd_80w = ((t & 0x3) ? 1 : 0) | ((t & 0xc) ? 2 : 0);
|
332 |
|
|
for (i = 24; i >= 0; i -= 8)
|
333 |
|
|
if (((u >> i) & 4) && !(amd_80w & (1 << (1 - (i >> 4))))) {
|
334 |
|
|
printk(KERN_WARNING "%s: BIOS didn't set cable bits correctly. Enabling workaround.\n",
|
335 |
|
|
amd_chipset->name);
|
336 |
|
|
amd_80w |= (1 << (1 - (i >> 4)));
|
337 |
|
|
}
|
338 |
|
|
break;
|
339 |
|
|
|
340 |
|
|
case AMD_UDMA_66:
|
341 |
|
|
pci_read_config_dword(dev, AMD_UDMA_TIMING, &u);
|
342 |
|
|
for (i = 24; i >= 0; i -= 8)
|
343 |
|
|
if ((u >> i) & 4)
|
344 |
|
|
amd_80w |= (1 << (1 - (i >> 4)));
|
345 |
|
|
break;
|
346 |
|
|
}
|
347 |
|
|
|
348 |
|
|
/*
|
349 |
|
|
* Take care of prefetch & postwrite.
|
350 |
|
|
*/
|
351 |
|
|
|
352 |
|
|
pci_read_config_byte(dev, AMD_IDE_CONFIG, &t);
|
353 |
|
|
pci_write_config_byte(dev, AMD_IDE_CONFIG,
|
354 |
|
|
(amd_config->flags & AMD_BAD_FIFO) ? (t & 0x0f) : (t | 0xf0));
|
355 |
|
|
|
356 |
|
|
/*
|
357 |
|
|
* Take care of incorrectly wired Serenade mainboards.
|
358 |
|
|
*/
|
359 |
|
|
|
360 |
|
|
if ((amd_config->flags & AMD_CHECK_SERENADE) &&
|
361 |
|
|
dev->subsystem_vendor == PCI_VENDOR_ID_AMD &&
|
362 |
|
|
dev->subsystem_device == PCI_DEVICE_ID_AMD_SERENADE)
|
363 |
|
|
amd_config->flags = AMD_UDMA_100;
|
364 |
|
|
|
365 |
|
|
/*
|
366 |
|
|
* Determine the system bus clock.
|
367 |
|
|
*/
|
368 |
|
|
|
369 |
|
|
amd_clock = system_bus_clock() * 1000;
|
370 |
|
|
|
371 |
|
|
switch (amd_clock) {
|
372 |
|
|
case 33000: amd_clock = 33333; break;
|
373 |
|
|
case 37000: amd_clock = 37500; break;
|
374 |
|
|
case 41000: amd_clock = 41666; break;
|
375 |
|
|
}
|
376 |
|
|
|
377 |
|
|
if (amd_clock < 20000 || amd_clock > 50000) {
|
378 |
|
|
printk(KERN_WARNING "%s: User given PCI clock speed impossible (%d), using 33 MHz instead.\n",
|
379 |
|
|
amd_chipset->name, amd_clock);
|
380 |
|
|
printk(KERN_WARNING "%s: Use ide0=ata66 if you want to assume 80-wire cable\n",
|
381 |
|
|
amd_chipset->name);
|
382 |
|
|
amd_clock = 33333;
|
383 |
|
|
}
|
384 |
|
|
|
385 |
|
|
/*
|
386 |
|
|
* Print the boot message.
|
387 |
|
|
*/
|
388 |
|
|
|
389 |
|
|
pci_read_config_byte(dev, PCI_REVISION_ID, &t);
|
390 |
|
|
printk(KERN_INFO "%s: %s (rev %02x) %s controller\n",
|
391 |
|
|
amd_chipset->name, pci_name(dev), t, amd_dma[amd_config->flags & AMD_UDMA]);
|
392 |
|
|
|
393 |
|
|
/*
|
394 |
|
|
* Register /proc/ide/amd74xx entry
|
395 |
|
|
*/
|
396 |
|
|
|
397 |
|
|
#if defined(DISPLAY_AMD_TIMINGS) && defined(CONFIG_PROC_FS)
|
398 |
|
|
if (!amd74xx_proc) {
|
399 |
|
|
amd_base = pci_resource_start(dev, 4);
|
400 |
|
|
bmide_dev = dev;
|
401 |
|
|
ide_pci_register_host_proc(&amd74xx_procs[0]);
|
402 |
|
|
amd74xx_proc = 1;
|
403 |
|
|
}
|
404 |
|
|
#endif /* DISPLAY_AMD_TIMINGS && CONFIG_PROC_FS */
|
405 |
|
|
|
406 |
|
|
return dev->irq;
|
407 |
|
|
}
|
408 |
|
|
|
409 |
|
|
static void __init init_hwif_amd74xx(ide_hwif_t *hwif)
|
410 |
|
|
{
|
411 |
|
|
int i;
|
412 |
|
|
|
413 |
|
|
hwif->autodma = 0;
|
414 |
|
|
|
415 |
|
|
hwif->tuneproc = &amd74xx_tune_drive;
|
416 |
|
|
hwif->speedproc = &amd_set_drive;
|
417 |
|
|
|
418 |
|
|
for (i = 0; i < 2; i++) {
|
419 |
|
|
hwif->drives[i].io_32bit = 1;
|
420 |
|
|
hwif->drives[i].unmask = 1;
|
421 |
|
|
hwif->drives[i].autotune = 1;
|
422 |
|
|
hwif->drives[i].dn = hwif->channel * 2 + i;
|
423 |
|
|
}
|
424 |
|
|
|
425 |
|
|
if (!hwif->dma_base)
|
426 |
|
|
return;
|
427 |
|
|
|
428 |
|
|
hwif->atapi_dma = 1;
|
429 |
|
|
hwif->ultra_mask = 0x7f;
|
430 |
|
|
hwif->mwdma_mask = 0x07;
|
431 |
|
|
hwif->swdma_mask = 0x07;
|
432 |
|
|
|
433 |
|
|
if (!hwif->udma_four)
|
434 |
|
|
hwif->udma_four = (amd_80w >> hwif->channel) & 1;
|
435 |
|
|
hwif->ide_dma_check = &amd74xx_ide_dma_check;
|
436 |
|
|
if (!noautodma)
|
437 |
|
|
hwif->autodma = 1;
|
438 |
|
|
hwif->drives[0].autodma = hwif->autodma;
|
439 |
|
|
hwif->drives[1].autodma = hwif->autodma;
|
440 |
|
|
}
|
441 |
|
|
|
442 |
|
|
static int __devinit amd74xx_probe(struct pci_dev *dev, const struct pci_device_id *id)
|
443 |
|
|
{
|
444 |
|
|
amd_chipset = amd74xx_chipsets + id->driver_data;
|
445 |
|
|
amd_config = amd_ide_chips + id->driver_data;
|
446 |
|
|
if (dev->device != amd_chipset->device) BUG();
|
447 |
|
|
if (dev->device != amd_config->id) BUG();
|
448 |
|
|
ide_setup_pci_device(dev, amd_chipset);
|
449 |
|
|
MOD_INC_USE_COUNT;
|
450 |
|
|
return 0;
|
451 |
|
|
}
|
452 |
|
|
|
453 |
|
|
static struct pci_device_id amd74xx_pci_tbl[] __devinitdata = {
|
454 |
|
|
{ PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_COBRA_7401, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
|
455 |
|
|
{ PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7409, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1 },
|
456 |
|
|
{ PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2 },
|
457 |
|
|
{ PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_OPUS_7441, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3 },
|
458 |
|
|
{ PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4 },
|
459 |
|
|
{ PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 5 },
|
460 |
|
|
{ PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 6 },
|
461 |
|
|
{ PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 7 },
|
462 |
|
|
{ PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 8 },
|
463 |
|
|
{ PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 9 },
|
464 |
|
|
{ PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_IDE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 10 },
|
465 |
|
|
{ PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 11 },
|
466 |
|
|
{ PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 12 },
|
467 |
|
|
{ 0, },
|
468 |
|
|
};
|
469 |
|
|
|
470 |
|
|
static struct pci_driver driver = {
|
471 |
|
|
.name = "AMD IDE",
|
472 |
|
|
.id_table = amd74xx_pci_tbl,
|
473 |
|
|
.probe = amd74xx_probe,
|
474 |
|
|
};
|
475 |
|
|
|
476 |
|
|
static int amd74xx_ide_init(void)
|
477 |
|
|
{
|
478 |
|
|
return ide_pci_register_driver(&driver);
|
479 |
|
|
}
|
480 |
|
|
|
481 |
|
|
static void amd74xx_ide_exit(void)
|
482 |
|
|
{
|
483 |
|
|
ide_pci_unregister_driver(&driver);
|
484 |
|
|
}
|
485 |
|
|
|
486 |
|
|
module_init(amd74xx_ide_init);
|
487 |
|
|
module_exit(amd74xx_ide_exit);
|
488 |
|
|
|
489 |
|
|
MODULE_AUTHOR("Vojtech Pavlik");
|
490 |
|
|
MODULE_DESCRIPTION("AMD PCI IDE driver");
|
491 |
|
|
MODULE_LICENSE("GPL");
|
492 |
|
|
|
493 |
|
|
EXPORT_NO_SYMBOLS;
|