OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [trunk/] [mp3/] [sim/] [bin/] [nc.scr] - Blame information for rev 1765

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 266 lampret
+libext+.v
2
+access+wr
3
+overwrite
4
+mess
5 507 lampret
+tcl+sim.tcl
6 266 lampret
+max_err_count+2
7
 
8
//
9
// Test bench files
10
//
11
+incdir+../../bench/verilog
12
../../bench/verilog/xess_top.v
13
../../bench/verilog/or1200_monitor.v
14
../../bench/verilog/sram_init.v
15
../../bench/verilog/dbg_comm.v
16
../../bench/verilog/xcv_glbl.v
17
 
18
//
19
// Models
20
//
21
../../bench/models/512Kx8.v
22
../../bench/models/vga_model.v
23
../../bench/models/codec_model.v
24
+incdir+../../bench/models/28f016s3
25
../../bench/models/28f016s3/bwsvff.v
26 565 lampret
../../bench/verilog/dbg_if_model.v
27
../../bench/verilog/wb_master.v
28 266 lampret
 
29
//
30
// RTL files (top)
31
//
32
+incdir+../../rtl/verilog
33
../../rtl/verilog/xfpga_top.v
34
../../rtl/verilog/tcop_top.v
35
 
36
//
37
// RTL files (audio)
38
//
39
+incdir+../../rtl/verilog/audio
40
../../rtl/verilog/audio/audio_codec_if.v
41
../../rtl/verilog/audio/audio_top.v
42
../../rtl/verilog/audio/audio_wb_if.v
43
../../rtl/verilog/audio/fifo_4095_16.v
44
../../rtl/verilog/audio/fifo_empty_16.v
45
 
46
//
47
// RTL files (mem_if)
48
//
49
+incdir+../../rtl/verilog/mem_if
50
../../rtl/verilog/mem_if/flash_top.v
51
../../rtl/verilog/mem_if/sram_top.v
52
 
53
//
54
// RTL files (dbg_interface)
55
//
56
+incdir+../../rtl/verilog/dbg_interface
57
../../rtl/verilog/dbg_interface/dbg_crc8_d1.v
58
../../rtl/verilog/dbg_interface/dbg_defines.v
59
../../rtl/verilog/dbg_interface/dbg_register.v
60
../../rtl/verilog/dbg_interface/dbg_registers.v
61
../../rtl/verilog/dbg_interface/dbg_sync_clk1_clk2.v
62
../../rtl/verilog/dbg_interface/dbg_top.v
63
../../rtl/verilog/dbg_interface/dbg_trace.v
64
 
65
//
66
// RTL files (ssvga)
67
//
68
+incdir+../../rtl/verilog/ssvga
69
../../rtl/verilog/ssvga/crtc_iob.v
70
../../rtl/verilog/ssvga/ssvga_crtc.v
71
../../rtl/verilog/ssvga/ssvga_defines.v
72
../../rtl/verilog/ssvga/ssvga_fifo.v
73
../../rtl/verilog/ssvga/ssvga_top.v
74
../../rtl/verilog/ssvga/ssvga_wbm_if.v
75
../../rtl/verilog/ssvga/ssvga_wbs_if.v
76
 
77
//
78
// RTL files (or1200)
79
//
80
+incdir+../../rtl/verilog/or1200
81 507 lampret
../../rtl/verilog/or1200/or1200_wb_biu.v
82
../../rtl/verilog/or1200/or1200_ctrl.v
83
../../rtl/verilog/or1200/or1200_cpu.v
84
../../rtl/verilog/or1200/or1200_rf.v
85
../../rtl/verilog/or1200/or1200_alu.v
86
../../rtl/verilog/or1200/or1200_lsu.v
87
../../rtl/verilog/or1200/or1200_operandmuxes.v
88
../../rtl/verilog/or1200/or1200_wbmux.v
89
../../rtl/verilog/or1200/or1200_genpc.v
90
../../rtl/verilog/or1200/or1200_if.v
91
../../rtl/verilog/or1200/or1200_freeze.v
92
../../rtl/verilog/or1200/or1200_sprs.v
93
../../rtl/verilog/or1200/or1200_top.v
94
../../rtl/verilog/or1200/or1200_pic.v
95
../../rtl/verilog/or1200/or1200_pm.v
96
../../rtl/verilog/or1200/or1200_tt.v
97
../../rtl/verilog/or1200/or1200_except.v
98
../../rtl/verilog/or1200/or1200_dc_top.v
99
../../rtl/verilog/or1200/or1200_dc_fsm.v
100
../../rtl/verilog/or1200/or1200_reg2mem.v
101
../../rtl/verilog/or1200/or1200_mem2reg.v
102
../../rtl/verilog/or1200/or1200_dc_tag.v
103
../../rtl/verilog/or1200/or1200_dc_ram.v
104
../../rtl/verilog/or1200/or1200_ic_top.v
105
../../rtl/verilog/or1200/or1200_ic_fsm.v
106
../../rtl/verilog/or1200/or1200_ic_tag.v
107
../../rtl/verilog/or1200/or1200_ic_ram.v
108
../../rtl/verilog/or1200/or1200_immu_top.v
109
../../rtl/verilog/or1200/or1200_immu_tlb.v
110
../../rtl/verilog/or1200/or1200_dmmu_top.v
111
../../rtl/verilog/or1200/or1200_dmmu_tlb.v
112
../../rtl/verilog/or1200/or1200_amultp2_32x32.v
113
../../rtl/verilog/or1200/or1200_gmultp2_32x32.v
114
../../rtl/verilog/or1200/or1200_cfgr.v
115
../../rtl/verilog/or1200/or1200_du.v
116
../../rtl/verilog/or1200/or1200_mult_mac.v
117
../../rtl/verilog/or1200/or1200_dpram_32x32.v
118
../../rtl/verilog/or1200/or1200_spram_2048x32.v
119
../../rtl/verilog/or1200/or1200_spram_2048x8.v
120
../../rtl/verilog/or1200/or1200_spram_512x20.v
121
../../rtl/verilog/or1200/or1200_spram_256x21.v
122
../../rtl/verilog/or1200/or1200_spram_1024x8.v
123
../../rtl/verilog/or1200/or1200_spram_1024x32.v
124
../../rtl/verilog/or1200/or1200_spram_64x14.v
125
../../rtl/verilog/or1200/or1200_spram_64x22.v
126
../../rtl/verilog/or1200/or1200_spram_64x24.v
127
../../rtl/verilog/or1200/or1200_xcv_ram32x8d.v
128 266 lampret
 
129
//
130
// Library files
131
//
132
+incdir+../../lib/xilinx/coregen
133
../../lib/xilinx/coregen/XilinxCoreLib/async_fifo_v3_0.v
134
+incdir+../../lib/xilinx/unisims
135
../../lib/xilinx/unisims/RAMB4_S16.v
136 507 lampret
../../lib/xilinx/unisims/RAMB4_S8.v
137 266 lampret
../../lib/xilinx/unisims/RAMB4_S4.v
138
../../lib/xilinx/unisims/RAMB4_S2.v
139
../../lib/xilinx/unisims/RAMB4_S16_S16.v
140
../../lib/xilinx/unisims/RAM32X1D.v
141
../../lib/xilinx/unisims/RAMB4_S8_S16.v
142
../../lib/xilinx/unisims/IBUFG.v
143
../../lib/xilinx/unisims/BUFG.v
144
../../lib/xilinx/unisims/CLKDLL.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.