OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [trunk/] [or1ksim/] [cpu/] [or1k/] [sprs.c] - Blame information for rev 1529

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 28 lampret
/* sprs.c -- Simulation of OR1K special-purpose registers
2 23 lampret
   Copyright (C) 1999 Damjan Lampret, lampret@opencores.org
3
 
4
This file is part of OpenRISC 1000 Architectural Simulator.
5
 
6
This program is free software; you can redistribute it and/or modify
7
it under the terms of the GNU General Public License as published by
8
the Free Software Foundation; either version 2 of the License, or
9
(at your option) any later version.
10
 
11
This program is distributed in the hope that it will be useful,
12
but WITHOUT ANY WARRANTY; without even the implied warranty of
13
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14
GNU General Public License for more details.
15
 
16
You should have received a copy of the GNU General Public License
17
along with this program; if not, write to the Free Software
18
Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. */
19
 
20
#include <stdlib.h>
21
#include <stdio.h>
22
#include <string.h>
23 167 markom
#include <errno.h>
24 23 lampret
 
25 1350 nogj
#include "config.h"
26
 
27
#ifdef HAVE_INTTYPES_H
28
#include <inttypes.h>
29
#endif
30
 
31
#include "port.h"
32 23 lampret
#include "arch.h"
33 1350 nogj
#include "abstract.h"
34 479 markom
#include "sim-config.h"
35 1308 phoenix
#include "except.h"
36 1432 nogj
#include "opcode/or32.h"
37
#include "spr_defs.h"
38 1350 nogj
#include "execute.h"
39 1432 nogj
#include "sprs.h"
40 1402 nogj
#include "dcache_model.h"
41 1404 nogj
#include "icache_model.h"
42 1452 nogj
#include "debug.h"
43 23 lampret
 
44 1452 nogj
DECLARE_DEBUG_CHANNEL(immu);
45 1432 nogj
 
46 167 markom
extern int flag;
47 23 lampret
 
48 133 markom
int audio_cnt = 0;
49 123 markom
 
50 133 markom
static FILE *fo = 0;
51 23 lampret
/* Set a specific SPR with a value. */
52 1452 nogj
void
53 1508 nogj
mtspr(uint16_t regno, const uorreg_t value)
54 30 lampret
{
55 1508 nogj
  uorreg_t prev_val;
56 1452 nogj
 
57 728 markom
  regno %= MAX_SPRS;
58 1452 nogj
  prev_val = cpu_state.sprs[regno];
59 1432 nogj
  cpu_state.sprs[regno] = value;
60 133 markom
 
61
  /* MM: Register hooks.  */
62
  switch (regno) {
63
  case SPR_TTCR:
64 728 markom
    spr_write_ttcr (value);
65 133 markom
    break;
66 728 markom
  case SPR_TTMR:
67
    spr_write_ttmr (value);
68
    break;
69 1402 nogj
  /* Data cache simulateing stuff */
70
  case SPR_DCBPR:
71 1529 nogj
    /* FIXME: This is not correct.  The arch. manual states: "Memory accesses
72
     * are not recorded (Unlike load or store instructions) and cannot invoke
73
     * any exception".  If the physical address is invalid a bus error will be
74
     * generated.  Also if the effective address is not resident in the mmu
75
     * the read will happen from address 0, which is naturally not correct. */
76
    dc_simulate_read(peek_into_dtlb(value, 0, 1), value, 4);
77
    cpu_state.sprs[SPR_DCBPR] = 0;
78 1402 nogj
    break;
79
  case SPR_DCBFR:
80 1529 nogj
    dc_inv(value);
81
    cpu_state.sprs[SPR_DCBFR] = -1;
82 1402 nogj
    break;
83
  case SPR_DCBIR:
84 1529 nogj
    dc_inv(value);
85
    cpu_state.sprs[SPR_DCBIR] = 0;
86 1402 nogj
    break;
87
  case SPR_DCBWR:
88 1432 nogj
    cpu_state.sprs[SPR_DCBWR] = 0;
89 1402 nogj
    break;
90
  case SPR_DCBLR:
91 1432 nogj
    cpu_state.sprs[SPR_DCBLR] = 0;
92 1402 nogj
    break;
93 1404 nogj
  /* Instruction cache simulateing stuff */
94
  case SPR_ICBPR:
95 1529 nogj
    /* FIXME: The arch manual does not say what happens when an invalid memory
96
     * location is specified.  I guess the same as for the DCBPR register */
97
    ic_simulate_fetch(peek_into_itlb(value, 1), value);
98
    cpu_state.sprs[SPR_ICBPR] = 0;
99 1404 nogj
    break;
100
  case SPR_ICBIR:
101 1529 nogj
    ic_inv(value);
102
    cpu_state.sprs[SPR_ICBIR] = 0;
103 1404 nogj
    break;
104
  case SPR_ICBLR:
105 1432 nogj
    cpu_state.sprs[SPR_ICBLR] = 0;
106 1404 nogj
    break;
107 167 markom
  case SPR_SR:
108 1432 nogj
    cpu_state.sprs[regno] |= SPR_SR_FO;
109 1452 nogj
#if DYNAMIC_EXECUTION
110
    if((value & SPR_SR_IME) && !(prev_val & SPR_SR_IME)) {
111
      TRACE_(immu)("IMMU just became enabled (%lli).\n", runtime.sim.cycles);
112
      recheck_immu(IMMU_GOT_ENABLED);
113
    } else if(!(value & SPR_SR_IME) && (prev_val & SPR_SR_IME)) {
114
      TRACE_(immu)("Remove counting of mmu hit delay with cycles (%lli)\n",
115
                   runtime.sim.cycles);
116
      recheck_immu(IMMU_GOT_DISABLED);
117
    }
118
#endif
119 167 markom
    break;
120 378 markom
  case SPR_NPC:
121 139 chris
    {
122 242 markom
      /* The debugger has redirected us to a new address */
123
      /* This is usually done to reissue an instruction
124
         which just caused a breakpoint exception. */
125 1432 nogj
      cpu_state.pc = value;
126 242 markom
 
127 479 markom
      if(!value && config.sim.verbose)
128 997 markom
        PRINTF("WARNING: PC just set to 0!\n");
129 242 markom
 
130
      /* Clear any pending delay slot jumps also */
131 1432 nogj
      cpu_state.delay_insn = 0;
132 479 markom
      pcnext = value + 4;
133 139 chris
    }
134 242 markom
    break;
135 728 markom
  case 0xFFFD:
136
    fo = fopen ("audiosim.pcm", "wb+");
137 997 markom
    if (!fo) PRINTF("Cannot open audiosim.pcm\n");
138
    PRINTF("Audio opened.\n");
139 728 markom
    break;
140
  case 0xFFFE:
141 997 markom
    if (!fo) PRINTF("audiosim.pcm not opened\n");
142 728 markom
    fputc (value & 0xFF, fo);
143
    if ((audio_cnt % 1024) == 0)
144 997 markom
      PRINTF("%i\n", audio_cnt);
145 728 markom
    audio_cnt++;
146
    break;
147
  case 0xFFFF:
148
    fclose(fo);
149 997 markom
    PRINTF("Audio closed.\n");
150 1471 nogj
    sim_done();
151 728 markom
    break;
152 1446 nogj
  case SPR_PMR:
153
    /* PMR[SDF] and PMR[DCGE] are ignored completely. */
154
    if (value & SPR_PMR_SUME) {
155
      PRINTF ("SUSPEND: PMR[SUME] bit was set.\n");
156 1471 nogj
      sim_done();
157 1446 nogj
    }
158
    break;
159 479 markom
  default:
160 886 simons
    /* Mask reseved bits in DTLBMR and DTLBMR registers */
161
    if ( (regno >= SPR_DTLBMR_BASE(0)) && (regno < SPR_DTLBTR_LAST(3))) {
162
      if((regno & 0xff) < 0x80)
163 1432 nogj
        cpu_state.sprs[regno] = ((value / config.dmmu.pagesize) * config.dmmu.pagesize) |
164 886 simons
                              (value & (SPR_DTLBMR_V | SPR_DTLBMR_PL1 | SPR_DTLBMR_CID | SPR_DTLBMR_LRU));
165
      else
166 1432 nogj
        cpu_state.sprs[regno] = ((value / config.dmmu.pagesize) * config.dmmu.pagesize) |
167 886 simons
                              (value & (SPR_DTLBTR_CC | SPR_DTLBTR_CI | SPR_DTLBTR_WBC | SPR_DTLBTR_WOM |
168
                              SPR_DTLBTR_A | SPR_DTLBTR_D | SPR_DTLBTR_URE | SPR_DTLBTR_UWE | SPR_DTLBTR_SRE |
169
                              SPR_DTLBTR_SWE));
170
    }
171
 
172
    /* Mask reseved bits in ITLBMR and ITLBMR registers */
173
    if ( (regno >= SPR_ITLBMR_BASE(0)) && (regno < SPR_ITLBTR_LAST(3))) {
174 1452 nogj
      TRACE_(immu)("Writting to an mmu way (reg: %"PRIx16", value: %"PRIx32")\n",
175
                   regno, value);
176 886 simons
      if((regno & 0xff) < 0x80)
177 1432 nogj
        cpu_state.sprs[regno] = ((value / config.immu.pagesize) * config.immu.pagesize) |
178 886 simons
                              (value & (SPR_ITLBMR_V | SPR_ITLBMR_PL1 | SPR_ITLBMR_CID | SPR_ITLBMR_LRU));
179
      else
180 1432 nogj
        cpu_state.sprs[regno] = ((value / config.immu.pagesize) * config.immu.pagesize) |
181 886 simons
                              (value & (SPR_ITLBTR_CC | SPR_ITLBTR_CI | SPR_ITLBTR_WBC | SPR_ITLBTR_WOM |
182
                              SPR_ITLBTR_A | SPR_ITLBTR_D | SPR_ITLBTR_SXE | SPR_ITLBTR_UXE));
183 1452 nogj
 
184
#if DYNAMIC_EXECUTION
185
      if(cpu_state.sprs[SPR_SR] & SPR_SR_IME) {
186
        /* The immu got reconfigured.  Recheck if the current page in execution
187
         * is resident in the immu ways.  This check would be done during the
188
         * instruction fetch but since the dynamic execution model does not do
189
         * instruction fetchs, do it now. */
190
        recheck_immu(0);
191
      }
192
#endif
193 886 simons
    }
194 1432 nogj
 
195 479 markom
    /* Links to GPRS */
196 728 markom
    if(regno >= 0x0400 && regno < 0x0420) {
197 1432 nogj
      cpu_state.reg[regno - 0x0400] = value;
198 728 markom
    }
199 479 markom
    break;
200 378 markom
  }
201 23 lampret
}
202
 
203 1508 nogj
/* Get a specific SPR. */
204
uorreg_t mfspr(const uint16_t regno)
205
{
206
  extern oraddr_t pcprev;
207
 
208
  switch (regno) {
209
  case SPR_NPC:
210
    return cpu_state.pc;
211
  case SPR_PPC:
212
    return pcprev;
213
  case SPR_TTCR:
214
    return spr_read_ttcr();
215
  default:
216
    /* Links to GPRS */
217
    if(regno >= 0x0400 && regno < 0x0420)
218
      return cpu_state.reg[regno - 0x0400];
219
    else if (regno < MAX_SPRS)
220
      return cpu_state.sprs[regno];
221
  }
222
  if (config.sim.verbose)
223
    PRINTF ("WARNING: read out of SPR range %08X\n", regno);
224
  return 0;
225
}
226
 
227 30 lampret
/* Show status of important SPRs. */
228 1508 nogj
void sprs_status(void)
229 30 lampret
{
230 1508 nogj
  PRINTF("VR   : 0x%"PRIxREG"  UPR  : 0x%"PRIxREG"\n", cpu_state.sprs[SPR_VR],
231
         cpu_state.sprs[SPR_UPR]);
232
  PRINTF("SR   : 0x%"PRIxREG"\n", cpu_state.sprs[SPR_SR]);
233
  PRINTF("MACLO: 0x%"PRIxREG"  MACHI: 0x%"PRIxREG"\n",
234
         cpu_state.sprs[SPR_MACLO], cpu_state.sprs[SPR_MACHI]);
235
  PRINTF("EPCR0: 0x%"PRIxADDR"  EPCR1: 0x%"PRIxADDR"\n",
236
         cpu_state.sprs[SPR_EPCR_BASE], cpu_state.sprs[SPR_EPCR_BASE+1]);
237
  PRINTF("EEAR0: 0x%"PRIxADDR"  EEAR1: 0x%"PRIxADDR"\n",
238
         cpu_state.sprs[SPR_EEAR_BASE], cpu_state.sprs[SPR_EEAR_BASE+1]);
239
  PRINTF("ESR0 : 0x%"PRIxREG"  ESR1 : 0x%"PRIxREG"\n",
240
         cpu_state.sprs[SPR_ESR_BASE], cpu_state.sprs[SPR_ESR_BASE+1]);
241
  PRINTF("TTMR : 0x%"PRIxREG"  TTCR : 0x%"PRIxREG"\n",
242
         cpu_state.sprs[SPR_TTMR], cpu_state.sprs[SPR_TTCR]);
243
  PRINTF("PICMR: 0x%"PRIxREG"  PICSR: 0x%"PRIxREG"\n",
244
         cpu_state.sprs[SPR_PICMR], cpu_state.sprs[SPR_PICSR]);
245
  PRINTF("PPC:   0x%"PRIxADDR"  NPC   : 0x%"PRIxADDR"\n",
246
         cpu_state.sprs[SPR_PPC], cpu_state.sprs[SPR_NPC]);
247 133 markom
}

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.