| 1 |
1748 |
jeremybenn |
/* atadevice.h -- ATA Device code simulation
|
| 2 |
876 |
rherveille |
|
| 3 |
1748 |
jeremybenn |
Copyright (C) 2002 Richard Herveille, rherveille@opencores.org
|
| 4 |
|
|
Copyright (C) 2008 Embecosm Limited
|
| 5 |
876 |
rherveille |
|
| 6 |
1748 |
jeremybenn |
Contributor Jeremy Bennett <jeremy.bennett@embecosm.com>
|
| 7 |
876 |
rherveille |
|
| 8 |
1748 |
jeremybenn |
This file is part of Or1ksim, the OpenRISC 1000 Architectural Simulator.
|
| 9 |
876 |
rherveille |
|
| 10 |
1748 |
jeremybenn |
This program is free software; you can redistribute it and/or modify it
|
| 11 |
|
|
under the terms of the GNU General Public License as published by the Free
|
| 12 |
|
|
Software Foundation; either version 3 of the License, or (at your option)
|
| 13 |
|
|
any later version.
|
| 14 |
876 |
rherveille |
|
| 15 |
1748 |
jeremybenn |
This program is distributed in the hope that it will be useful, but WITHOUT
|
| 16 |
|
|
ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
| 17 |
|
|
FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
| 18 |
|
|
more details.
|
| 19 |
|
|
|
| 20 |
|
|
You should have received a copy of the GNU General Public License along
|
| 21 |
|
|
with this program. If not, see <http://www.gnu.org/licenses/>. */
|
| 22 |
|
|
|
| 23 |
|
|
/* This program is commented throughout in a fashion suitable for processing
|
| 24 |
|
|
with Doxygen. */
|
| 25 |
|
|
|
| 26 |
876 |
rherveille |
/*
|
| 27 |
|
|
* Definitions for the Opencores ATA Controller Core, Device model
|
| 28 |
|
|
*/
|
| 29 |
|
|
|
| 30 |
1748 |
jeremybenn |
#ifndef ATADEVICE__H
|
| 31 |
|
|
#define ATADEVICE__H
|
| 32 |
876 |
rherveille |
|
| 33 |
1748 |
jeremybenn |
/* Autoconf and/or portability configuration */
|
| 34 |
|
|
#include "port.h"
|
| 35 |
|
|
|
| 36 |
|
|
/* System includes */
|
| 37 |
876 |
rherveille |
#include <stdio.h>
|
| 38 |
|
|
|
| 39 |
|
|
/* --- Register definitions --- */
|
| 40 |
|
|
/* ----- ATA Registers */
|
| 41 |
|
|
/* These are actually the memory locations where the ATA registers */
|
| 42 |
|
|
/* can be found in the host system; i.e. as seen from the CPU. */
|
| 43 |
|
|
/* However, this doesn't matter for the simulator. */
|
| 44 |
1748 |
jeremybenn |
#define ATA_ASR 0x78 /* Alternate Status Register (R) */
|
| 45 |
|
|
#define ATA_CR 0x5c /* Command Register (W) */
|
| 46 |
|
|
#define ATA_CHR 0x54 /* Cylinder High Register (R/W) */
|
| 47 |
|
|
#define ATA_CLR 0x50 /* Cylinder Low Register (R/W) */
|
| 48 |
|
|
#define ATA_DR 0x40 /* Data Register */
|
| 49 |
|
|
#define ATA_DCR 0x78 /* Device Control Register (W) */
|
| 50 |
|
|
#define ATA_DHR 0x58 /* Device/Head Register (R/W) */
|
| 51 |
|
|
#define ATA_ERR 0x44 /* Error Register (R) */
|
| 52 |
|
|
#define ATA_FR 0x44 /* Features Register (W) */
|
| 53 |
|
|
#define ATA_SCR 0x48 /* Sector Count Register (R/W) */
|
| 54 |
|
|
#define ATA_SNR 0x4c /* Sector Number Register (R/W) */
|
| 55 |
|
|
#define ATA_SR 0x5c /* Status Register (R) */
|
| 56 |
|
|
#define ATA_DA 0x7c /* Device Address Register (R) */
|
| 57 |
|
|
/* ATA/ATAPI-5 does not describe Device Status Register */
|
| 58 |
876 |
rherveille |
|
| 59 |
|
|
/* -------------------------------------- */
|
| 60 |
|
|
/* ----- ATA Device bit defenitions ----- */
|
| 61 |
|
|
/* -------------------------------------- */
|
| 62 |
|
|
|
| 63 |
|
|
/* ----- ATA (Alternate) Status Register */
|
| 64 |
1748 |
jeremybenn |
#define ATA_SR_BSY 0x80 /* Busy */
|
| 65 |
|
|
#define ATA_SR_DRDY 0x40 /* Device Ready */
|
| 66 |
|
|
#define ATA_SR_DF 0x20 /* Device Fault */
|
| 67 |
|
|
#define ATA_SR_DSC 0x10 /* Device Seek Complete */
|
| 68 |
|
|
#define ATA_SR_DRQ 0x08 /* Data Request */
|
| 69 |
|
|
#define ATA_SR_COR 0x04 /* Corrected data (obsolete) */
|
| 70 |
|
|
#define ATA_SR_IDX 0x02 /* (obsolete) */
|
| 71 |
|
|
#define ATA_SR_ERR 0x01 /* Error */
|
| 72 |
876 |
rherveille |
|
| 73 |
|
|
/* ----- ATA Device Control Register */
|
| 74 |
1748 |
jeremybenn |
/* bits 7-3 are reserved */
|
| 75 |
|
|
#define ATA_DCR_RST 0x04 /* Software reset (RST=1, reset) */
|
| 76 |
|
|
#define ATA_DCR_IEN 0x02 /* Interrupt Enable (IEN=0, enabled) */
|
| 77 |
|
|
/* always write a '0' to bit0 */
|
| 78 |
876 |
rherveille |
|
| 79 |
|
|
/* ----- ATA Device Address Register */
|
| 80 |
|
|
/* All values in this register are one's complement (i.e. inverted) */
|
| 81 |
1748 |
jeremybenn |
#define ATA_DAR_WTG 0x40 /* Write Gate */
|
| 82 |
|
|
#define ATA_DAR_H 0x3c /* Head Select */
|
| 83 |
|
|
#define ATA_DAR_DS1 0x02 /* Drive select 1 */
|
| 84 |
|
|
#define ATA_DAR_DS0 0x01 /* Drive select 0 */
|
| 85 |
876 |
rherveille |
|
| 86 |
|
|
/* ----- Device/Head Register */
|
| 87 |
1748 |
jeremybenn |
#define ATA_DHR_LBA 0x40 /* LBA/CHS mode ('1'=LBA mode) */
|
| 88 |
|
|
#define ATA_DHR_DEV 0x10 /* Device ('0'=dev0, '1'=dev1) */
|
| 89 |
|
|
#define ATA_DHR_H 0x0f /* Head Select */
|
| 90 |
876 |
rherveille |
|
| 91 |
|
|
/* ----- Error Register */
|
| 92 |
1748 |
jeremybenn |
#define ATA_ERR_BBK 0x80 /* Bad Block */
|
| 93 |
|
|
#define ATA_ERR_UNC 0x40 /* Uncorrectable Data Error */
|
| 94 |
|
|
#define ATA_ERR_IDNF 0x10 /* ID Not Found */
|
| 95 |
|
|
#define ATA_ERR_ABT 0x04 /* Aborted Command */
|
| 96 |
|
|
#define ATA_ERR_TON 0x02 /* Track0 Not Found */
|
| 97 |
|
|
#define ATA_ERR_AMN 0x01 /* Address Mark Not Found */
|
| 98 |
876 |
rherveille |
|
| 99 |
|
|
/* -------------------------- */
|
| 100 |
|
|
/* ----- Device Defines ----- */
|
| 101 |
|
|
/* -------------------------- */
|
| 102 |
|
|
|
| 103 |
|
|
/* types for hard disk simulation */
|
| 104 |
|
|
#define TYPE_NO_CONNECT 0
|
| 105 |
|
|
#define TYPE_FILE 1
|
| 106 |
|
|
#define TYPE_LOCAL 2
|
| 107 |
|
|
|
| 108 |
|
|
|
| 109 |
|
|
/* ----------------------------- */
|
| 110 |
|
|
/* ----- Statemachine defines -- */
|
| 111 |
|
|
/* ----------------------------- */
|
| 112 |
|
|
#define ATA_STATE_IDLE 0x00
|
| 113 |
|
|
#define ATA_STATE_SW_RST 0x01
|
| 114 |
|
|
#define ATA_STATE_HW_RST 0x02
|
| 115 |
|
|
|
| 116 |
|
|
|
| 117 |
|
|
/* ---------------------------- */
|
| 118 |
|
|
/* ----- Structs ----- */
|
| 119 |
|
|
/* ---------------------------- */
|
| 120 |
1748 |
jeremybenn |
struct ata_device
|
| 121 |
|
|
{
|
| 122 |
876 |
rherveille |
|
| 123 |
1748 |
jeremybenn |
/******* Housekeeping *****************************************/
|
| 124 |
|
|
struct
|
| 125 |
|
|
{
|
| 126 |
|
|
/* Pointer to host that device is attached to */
|
| 127 |
|
|
void *host;
|
| 128 |
|
|
/* device number */
|
| 129 |
|
|
int dev;
|
| 130 |
876 |
rherveille |
|
| 131 |
1748 |
jeremybenn |
/* current PIO mode */
|
| 132 |
|
|
int pio_mode;
|
| 133 |
876 |
rherveille |
|
| 134 |
1748 |
jeremybenn |
/* current DMA mode */
|
| 135 |
|
|
int dma_mode;
|
| 136 |
876 |
rherveille |
|
| 137 |
1748 |
jeremybenn |
/* databuffer */
|
| 138 |
|
|
uint16_t dbuf[4096];
|
| 139 |
|
|
uint16_t *dbuf_ptr;
|
| 140 |
|
|
uint16_t dbuf_cnt;
|
| 141 |
876 |
rherveille |
|
| 142 |
1748 |
jeremybenn |
/* current statemachine state */
|
| 143 |
|
|
int state;
|
| 144 |
876 |
rherveille |
|
| 145 |
1748 |
jeremybenn |
/* current CHS translation settings */
|
| 146 |
|
|
unsigned int heads_per_cylinder;
|
| 147 |
|
|
unsigned int sectors_per_track;
|
| 148 |
1705 |
nogj |
|
| 149 |
1748 |
jeremybenn |
/* Current byte being read */
|
| 150 |
|
|
uint32_t lba;
|
| 151 |
|
|
/* Number of sectors still needing to be read */
|
| 152 |
|
|
int nr_sect;
|
| 153 |
|
|
/* function to call when block of data has been transfered */
|
| 154 |
|
|
void (*end_t_func) (struct ata_device *);
|
| 155 |
|
|
} internals;
|
| 156 |
876 |
rherveille |
|
| 157 |
1748 |
jeremybenn |
|
| 158 |
876 |
rherveille |
/******* ATA Device Registers *********************************/
|
| 159 |
1748 |
jeremybenn |
struct
|
| 160 |
|
|
{
|
| 161 |
|
|
uint8_t command;
|
| 162 |
|
|
uint8_t cylinder_low;
|
| 163 |
|
|
uint8_t cylinder_high;
|
| 164 |
|
|
uint8_t device_control;
|
| 165 |
|
|
uint8_t device_head;
|
| 166 |
|
|
uint8_t error;
|
| 167 |
|
|
uint8_t features;
|
| 168 |
|
|
uint8_t sector_count;
|
| 169 |
|
|
uint8_t sector_number;
|
| 170 |
|
|
uint8_t status;
|
| 171 |
876 |
rherveille |
|
| 172 |
1748 |
jeremybenn |
uint16_t dataport_i;
|
| 173 |
|
|
} regs;
|
| 174 |
876 |
rherveille |
|
| 175 |
|
|
/******** ata device output signals **************************/
|
| 176 |
1748 |
jeremybenn |
struct
|
| 177 |
|
|
{
|
| 178 |
|
|
int iordy;
|
| 179 |
|
|
int intrq;
|
| 180 |
|
|
int dmarq;
|
| 181 |
|
|
int pdiagi, pdiago;
|
| 182 |
|
|
int daspi, daspo;
|
| 183 |
|
|
} sigs;
|
| 184 |
876 |
rherveille |
|
| 185 |
|
|
/******** simulator settings **********************************/
|
| 186 |
1748 |
jeremybenn |
struct
|
| 187 |
|
|
{
|
| 188 |
|
|
char *file; /* Filename (if type == FILE) */
|
| 189 |
|
|
FILE *stream; /* stream where the simulated device connects to */
|
| 190 |
|
|
int type; /* Simulate device using */
|
| 191 |
|
|
/* NO_CONNECT: no device connected (dummy) */
|
| 192 |
|
|
/* FILE : a file */
|
| 193 |
|
|
/* LOCAL : a local stream, e.g./dev/hda1 */
|
| 194 |
|
|
uint32_t size; /* size in bytes of the simulated device */
|
| 195 |
|
|
uint32_t size_sect; /* size in sectors of the simulated device */
|
| 196 |
|
|
int packet; /* device implements PACKET command set */
|
| 197 |
1712 |
nogj |
|
| 198 |
1748 |
jeremybenn |
unsigned int heads;
|
| 199 |
|
|
unsigned int sectors;
|
| 200 |
1712 |
nogj |
|
| 201 |
1748 |
jeremybenn |
char *firmware;
|
| 202 |
|
|
unsigned int mwdma;
|
| 203 |
|
|
unsigned int pio;
|
| 204 |
|
|
} conf;
|
| 205 |
|
|
};
|
| 206 |
876 |
rherveille |
|
| 207 |
1748 |
jeremybenn |
struct ata_devices
|
| 208 |
|
|
{
|
| 209 |
|
|
struct ata_device device[2];
|
| 210 |
|
|
};
|
| 211 |
876 |
rherveille |
|
| 212 |
|
|
/* all devices */
|
| 213 |
1748 |
jeremybenn |
void ata_devices_init (struct ata_devices *devices);
|
| 214 |
|
|
void ata_devices_hw_reset (struct ata_devices *devices, int reset_signal);
|
| 215 |
|
|
short ata_devices_read (struct ata_devices *devices, char adr);
|
| 216 |
|
|
void ata_devices_write (struct ata_devices *devices, char adr, short value);
|
| 217 |
876 |
rherveille |
|
| 218 |
1748 |
jeremybenn |
#endif /* ATADEVICE__H */
|