OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [trunk/] [rc203soc/] [rtl/] [verilog/] [or1200/] [rtl/] [verilog/] [or1200_defines.v] - Blame information for rev 1765

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 1327 jcastillo
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200's definitions                                        ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  Parameters of the OR1200 core                               ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - add parameters that are missing                          ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47 1587 jcastillo
// Revision 1.2  2005/10/18 06:55:53  jcastillo
48
// Added support for rc200 board by Jacob Bower
49
//
50 1581 jcastillo
// Revision 1.1.1.1  2004/12/13 17:15:47  jcastillo
51
// Firt import of OR1200 over Celoxica RC203 platform
52
//
53 1327 jcastillo
// Revision 1.42  2004/06/08 18:17:36  lampret
54
// Non-functional changes. Coding style fixes.
55
//
56
// Revision 1.41  2004/05/09 20:03:20  lampret
57
// By default l.cust5 insns are disabled
58
//
59
// Revision 1.40  2004/05/09 19:49:04  lampret
60
// Added some l.cust5 custom instructions as example
61
//
62
// Revision 1.39  2004/04/08 11:00:46  simont
63
// Add support for 512B instruction cache.
64
//
65
// Revision 1.38  2004/04/05 08:29:57  lampret
66
// Merged branch_qmem into main tree.
67
//
68
// Revision 1.35.4.6  2004/02/11 01:40:11  lampret
69
// preliminary HW breakpoints support in debug unit (by default disabled). To enable define OR1200_DU_HWBKPTS.
70
//
71
// Revision 1.35.4.5  2004/01/15 06:46:38  markom
72
// interface to debug changed; no more opselect; stb-ack protocol
73
//
74
// Revision 1.35.4.4  2004/01/11 22:45:46  andreje
75
// Separate instruction and data QMEM decoders, QMEM acknowledge and byte-select added
76
//
77
// Revision 1.35.4.3  2003/12/17 13:43:38  simons
78
// Exception prefix configuration changed.
79
//
80
// Revision 1.35.4.2  2003/12/05 00:05:03  lampret
81
// Static exception prefix.
82
//
83
// Revision 1.35.4.1  2003/07/08 15:36:37  lampret
84
// Added embedded memory QMEM.
85
//
86
// Revision 1.35  2003/04/24 00:16:07  lampret
87
// No functional changes. Added defines to disable implementation of multiplier/MAC
88
//
89
// Revision 1.34  2003/04/20 22:23:57  lampret
90
// No functional change. Only added customization for exception vectors.
91
//
92
// Revision 1.33  2003/04/07 20:56:07  lampret
93
// Fixed OR1200_CLKDIV_x_SUPPORTED defines. Better description.
94
//
95
// Revision 1.32  2003/04/07 01:26:57  lampret
96
// RFRAM defines comments updated. Altera LPM option added.
97
//
98
// Revision 1.31  2002/12/08 08:57:56  lampret
99
// Added optional support for WB B3 specification (xwb_cti_o, xwb_bte_o). Made xwb_cab_o optional.
100
//
101
// Revision 1.30  2002/10/28 15:09:22  mohor
102
// Previous check-in was done by mistake.
103
//
104
// Revision 1.29  2002/10/28 15:03:50  mohor
105
// Signal scanb_sen renamed to scanb_en.
106
//
107
// Revision 1.28  2002/10/17 20:04:40  lampret
108
// Added BIST scan. Special VS RAMs need to be used to implement BIST.
109
//
110
// Revision 1.27  2002/09/16 03:13:23  lampret
111
// Removed obsolete comment.
112
//
113
// Revision 1.26  2002/09/08 05:52:16  lampret
114
// Added optional l.div/l.divu insns. By default they are disabled.
115
//
116
// Revision 1.25  2002/09/07 19:16:10  lampret
117
// If SR[CY] implemented with OR1200_IMPL_ADDC enabled, l.add/l.addi also set SR[CY].
118
//
119
// Revision 1.24  2002/09/07 05:42:02  lampret
120
// Added optional SR[CY]. Added define to enable additional (compare) flag modifiers. Defines are OR1200_IMPL_ADDC and OR1200_ADDITIONAL_FLAG_MODIFIERS.
121
//
122
// Revision 1.23  2002/09/04 00:50:34  lampret
123
// Now most of the configuration registers are updatded automatically based on defines in or1200_defines.v.
124
//
125
// Revision 1.22  2002/09/03 22:28:21  lampret
126
// As per Taylor Su suggestion all case blocks are full case by default and optionally (OR1200_CASE_DEFAULT) can be disabled to increase clock frequncy.
127
//
128
// Revision 1.21  2002/08/22 02:18:55  lampret
129
// Store buffer has been tested and it works. BY default it is still disabled until uClinux confirms correct operation on FPGA board.
130
//
131
// Revision 1.20  2002/08/18 21:59:45  lampret
132
// Disable SB until it is tested
133
//
134
// Revision 1.19  2002/08/18 19:53:08  lampret
135
// Added store buffer.
136
//
137
// Revision 1.18  2002/08/15 06:04:11  lampret
138
// Fixed Xilinx trace buffer address. REported by Taylor Su.
139
//
140
// Revision 1.17  2002/08/12 05:31:44  lampret
141
// Added OR1200_WB_RETRY. Moved WB registered outsputs / samples inputs into lower section.
142
//
143
// Revision 1.16  2002/07/14 22:17:17  lampret
144
// Added simple trace buffer [only for Xilinx Virtex target]. Fixed instruction fetch abort when new exception is recognized.
145
//
146
// Revision 1.15  2002/06/08 16:20:21  lampret
147
// Added defines for enabling generic FF based memory macro for register file.
148
//
149
// Revision 1.14  2002/03/29 16:24:06  lampret
150
// Changed comment about synopsys to _synopsys_ because synthesis was complaining about unknown directives
151
//
152
// Revision 1.13  2002/03/29 15:16:55  lampret
153
// Some of the warnings fixed.
154
//
155
// Revision 1.12  2002/03/28 19:25:42  lampret
156
// Added second type of Virtual Silicon two-port SRAM (for register file). Changed defines for VS STP RAMs.
157
//
158
// Revision 1.11  2002/03/28 19:13:17  lampret
159
// Updated defines.
160
//
161
// Revision 1.10  2002/03/14 00:30:24  lampret
162
// Added alternative for critical path in DU.
163
//
164
// Revision 1.9  2002/03/11 01:26:26  lampret
165
// Fixed async loop. Changed multiplier type for ASIC.
166
//
167
// Revision 1.8  2002/02/11 04:33:17  lampret
168
// Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr.
169
//
170
// Revision 1.7  2002/02/01 19:56:54  lampret
171
// Fixed combinational loops.
172
//
173
// Revision 1.6  2002/01/19 14:10:22  lampret
174
// Fixed OR1200_XILINX_RAM32X1D.
175
//
176
// Revision 1.5  2002/01/18 07:56:00  lampret
177
// No more low/high priority interrupts (PICPR removed). Added tick timer exception. Added exception prefix (SR[EPH]). Fixed single-step bug whenreading NPC.
178
//
179
// Revision 1.4  2002/01/14 09:44:12  lampret
180
// Default ASIC configuration does not sample WB inputs.
181
//
182
// Revision 1.3  2002/01/08 00:51:08  lampret
183
// Fixed typo. OR1200_REGISTERED_OUTPUTS was not defined. Should be.
184
//
185
// Revision 1.2  2002/01/03 21:23:03  lampret
186
// Uncommented OR1200_REGISTERED_OUTPUTS for FPGA target.
187
//
188
// Revision 1.1  2002/01/03 08:16:15  lampret
189
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
190
//
191
// Revision 1.20  2001/12/04 05:02:36  lampret
192
// Added OR1200_GENERIC_MULTP2_32X32 and OR1200_ASIC_MULTP2_32X32
193
//
194
// Revision 1.19  2001/11/27 19:46:57  lampret
195
// Now FPGA and ASIC target are separate.
196
//
197
// Revision 1.18  2001/11/23 21:42:31  simons
198
// Program counter divided to PPC and NPC.
199
//
200
// Revision 1.17  2001/11/23 08:38:51  lampret
201
// Changed DSR/DRR behavior and exception detection.
202
//
203
// Revision 1.16  2001/11/20 21:30:38  lampret
204
// Added OR1200_REGISTERED_INPUTS.
205
//
206
// Revision 1.15  2001/11/19 14:29:48  simons
207
// Cashes disabled.
208
//
209
// Revision 1.14  2001/11/13 10:02:21  lampret
210
// Added 'setpc'. Renamed some signals (except_flushpipe into flushpipe etc)
211
//
212
// Revision 1.13  2001/11/12 01:45:40  lampret
213
// Moved flag bit into SR. Changed RF enable from constant enable to dynamic enable for read ports.
214
//
215
// Revision 1.12  2001/11/10 03:43:57  lampret
216
// Fixed exceptions.
217
//
218
// Revision 1.11  2001/11/02 18:57:14  lampret
219
// Modified virtual silicon instantiations.
220
//
221
// Revision 1.10  2001/10/21 17:57:16  lampret
222
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
223
//
224
// Revision 1.9  2001/10/19 23:28:46  lampret
225
// Fixed some synthesis warnings. Configured with caches and MMUs.
226
//
227
// Revision 1.8  2001/10/14 13:12:09  lampret
228
// MP3 version.
229
//
230
// Revision 1.1.1.1  2001/10/06 10:18:36  igorm
231
// no message
232
//
233
// Revision 1.3  2001/08/17 08:01:19  lampret
234
// IC enable/disable.
235
//
236
// Revision 1.2  2001/08/13 03:36:20  lampret
237
// Added cfg regs. Moved all defines into one defines.v file. More cleanup.
238
//
239
// Revision 1.1  2001/08/09 13:39:33  lampret
240
// Major clean-up.
241
//
242
// Revision 1.2  2001/07/22 03:31:54  lampret
243
// Fixed RAM's oen bug. Cache bypass under development.
244
//
245
// Revision 1.1  2001/07/20 00:46:03  lampret
246
// Development version of RTL. Libraries are missing.
247
//
248
//
249
 
250
//
251
// Dump VCD
252
//
253
//`define OR1200_VCD_DUMP
254
 
255
//
256
// Generate debug messages during simulation
257
//
258
//`define OR1200_VERBOSE
259
 
260
//  `define OR1200_ASIC
261
////////////////////////////////////////////////////////
262
//
263
// Typical configuration for an ASIC
264
//
265
`ifdef OR1200_ASIC
266
 
267
//
268
// Target ASIC memories
269
//
270
//`define OR1200_ARTISAN_SSP
271
//`define OR1200_ARTISAN_SDP
272
//`define OR1200_ARTISAN_STP
273
`define OR1200_VIRTUALSILICON_SSP
274
//`define OR1200_VIRTUALSILICON_STP_T1
275
//`define OR1200_VIRTUALSILICON_STP_T2
276
 
277
//
278
// Do not implement Data cache
279
//
280
//`define OR1200_NO_DC
281
 
282
//
283
// Do not implement Insn cache
284
//
285
//`define OR1200_NO_IC
286
 
287
//
288
// Do not implement Data MMU
289
//
290
//`define OR1200_NO_DMMU
291
 
292
//
293
// Do not implement Insn MMU
294
//
295
//`define OR1200_NO_IMMU
296
 
297
//
298
// Select between ASIC optimized and generic multiplier
299
//
300
//`define OR1200_ASIC_MULTP2_32X32
301
`define OR1200_GENERIC_MULTP2_32X32
302
 
303
//
304
// Size/type of insn/data cache if implemented
305
//
306
 `define OR1200_IC_1W_512B
307
// `define OR1200_IC_1W_4KB
308
//`define OR1200_IC_1W_8KB
309
// `define OR1200_DC_1W_4KB
310
`define OR1200_DC_1W_8KB
311
 
312
`else
313
 
314
 
315
/////////////////////////////////////////////////////////
316
//
317
// Typical configuration for an FPGA
318
//
319
 
320
//
321
// Target FPGA memories
322
//
323
//`define OR1200_ALTERA_LPM
324 1581 jcastillo
`define OR1200_XILINX_RAMB4
325 1327 jcastillo
//`define OR1200_XILINX_RAM32X1D
326
//`define OR1200_USE_RAM16X1D_FOR_RAM32X1D
327
//
328
// Do not implement Data cache
329
//
330
//`define OR1200_NO_DC
331
 
332
//
333
// Do not implement Insn cache
334
//
335
//`define OR1200_NO_IC
336
 
337
//
338
// Do not implement Data MMU
339
//
340 1587 jcastillo
//`define OR1200_NO_DMMU
341 1327 jcastillo
 
342
//
343
// Do not implement Insn MMU
344
//
345 1587 jcastillo
//`define OR1200_NO_IMMU
346 1327 jcastillo
 
347
//
348
// Select between ASIC and generic multiplier
349
//
350
// (Generic seems to trigger a bug in the Cadence Ncsim simulator)
351
//
352
//`define OR1200_ASIC_MULTP2_32X32
353
`define OR1200_GENERIC_MULTP2_32X32
354
 
355
//
356
// Size/type of insn/data cache if implemented
357
// (consider available FPGA memory resources)
358
//
359
//`define OR1200_IC_1W_512B
360
`define OR1200_IC_1W_4KB
361
//`define OR1200_IC_1W_8KB
362
`define OR1200_DC_1W_4KB
363
//`define OR1200_DC_1W_8KB
364
 
365
`endif
366
 
367
 
368
//////////////////////////////////////////////////////////
369
//
370
// Do not change below unless you know what you are doing
371
//
372
 
373
//
374
// Enable RAM BIST
375
//
376
// At the moment this only works for Virtual Silicon
377
// single port RAMs. For other RAMs it has not effect.
378
// Special wrapper for VS RAMs needs to be provided
379
// with scan flops to facilitate bist scan.
380
//
381
//`define OR1200_BIST
382
 
383
//
384
// Register OR1200 WISHBONE outputs
385
// (must be defined/enabled)
386
//
387
`define OR1200_REGISTERED_OUTPUTS
388
 
389
//
390
// Register OR1200 WISHBONE inputs
391
//
392
// (must be undefined/disabled)
393
//
394
//`define OR1200_REGISTERED_INPUTS
395
 
396
//
397
// Disable bursts if they are not supported by the
398
// memory subsystem (only affect cache line fill)
399
//
400
`define OR1200_NO_BURSTS
401
//
402
 
403
//
404
// WISHBONE retry counter range
405
//
406
// 2^value range for retry counter. Retry counter
407
// is activated whenever *wb_rty_i is asserted and
408
// until retry counter expires, corresponding
409
// WISHBONE interface is deactivated.
410
//
411
// To disable retry counters and *wb_rty_i all together,
412
// undefine this macro.
413
//
414
//`define OR1200_WB_RETRY 7
415
 
416
//
417
// WISHBONE Consecutive Address Burst
418
//
419
// This was used prior to WISHBONE B3 specification
420
// to identify bursts. It is no longer needed but
421
// remains enabled for compatibility with old designs.
422
//
423
// To remove *wb_cab_o ports undefine this macro.
424
//
425
`define OR1200_WB_CAB
426
 
427
//
428
// WISHBONE B3 compatible interface
429
//
430
// This follows the WISHBONE B3 specification.
431
// It is not enabled by default because most
432
// designs still don't use WB b3.
433
//
434
// To enable *wb_cti_o/*wb_bte_o ports,
435
// define this macro.
436
//
437
//`define OR1200_WB_B3
438
 
439
//
440
// Enable additional synthesis directives if using
441
// _Synopsys_ synthesis tool
442
//
443
//`define OR1200_ADDITIONAL_SYNOPSYS_DIRECTIVES
444
 
445
//
446
// Enables default statement in some case blocks
447
// and disables Synopsys synthesis directive full_case
448
//
449
// By default it is enabled. When disabled it
450
// can increase clock frequency.
451
//
452
`define OR1200_CASE_DEFAULT
453
 
454
//
455
// Operand width / register file address width
456
//
457
// (DO NOT CHANGE)
458
//
459
`define OR1200_OPERAND_WIDTH            32
460
`define OR1200_REGFILE_ADDR_WIDTH       5
461
 
462
//
463
// l.add/l.addi/l.and and optional l.addc/l.addic
464
// also set (compare) flag when result of their
465
// operation equals zero
466
//
467
// At the time of writing this, default or32
468
// C/C++ compiler doesn't generate code that
469
// would benefit from this optimization.
470
//
471
// By default this optimization is disabled to
472
// save area.
473
//
474
//`define OR1200_ADDITIONAL_FLAG_MODIFIERS
475
 
476
//
477
// Implement l.addc/l.addic instructions
478
//
479
// By default implementation of l.addc/l.addic
480
// instructions is enabled in case you need them.
481
// If you don't use them, then disable implementation
482
// to save area.
483
//
484
//`define OR1200_IMPL_ADDC
485
 
486
//
487
// Implement carry bit SR[CY]
488
//
489
// By default implementation of SR[CY] is enabled
490
// to be compliant with the simulator. However
491
// SR[CY] is explicitly only used by l.addc/l.addic
492
// instructions and if these two insns are not
493
// implemented there is not much point having SR[CY].
494
//
495
`define OR1200_IMPL_CY
496
 
497
//
498
// Implement optional l.div/l.divu instructions
499
//
500
// By default divide instructions are not implemented
501
// to save area and increase clock frequency. or32 C/C++
502
// compiler can use soft library for division.
503
//
504
// To implement divide, multiplier needs to be implemented.
505
//
506
//`define OR1200_IMPL_DIV
507
 
508
//
509
// Implement rotate in the ALU
510
//
511
// At the time of writing this, or32
512
// C/C++ compiler doesn't generate rotate
513
// instructions. However or32 assembler
514
// can assemble code that uses rotate insn.
515
// This means that rotate instructions
516
// must be used manually inserted.
517
//
518
// By default implementation of rotate
519
// is disabled to save area and increase
520
// clock frequency.
521
//
522
//`define OR1200_IMPL_ALU_ROTATE
523
 
524
//
525
// Type of ALU compare to implement
526
//
527
// Try either one to find what yields
528
// higher clock frequencyin your case.
529
//
530
//`define OR1200_IMPL_ALU_COMP1
531
`define OR1200_IMPL_ALU_COMP2
532
 
533
//
534
// Implement multiplier
535
//
536
// By default multiplier is implemented
537
//
538
`define OR1200_MULT_IMPLEMENTED
539
 
540
//
541
// Implement multiply-and-accumulate
542
//
543
// By default MAC is implemented. To
544
// implement MAC, multiplier needs to be
545
// implemented.
546
//
547
//`define OR1200_MAC_IMPLEMENTED
548
 
549
//
550
// Low power, slower multiplier
551
//
552
// Select between low-power (larger) multiplier
553
// and faster multiplier. The actual difference
554
// is only AND logic that prevents distribution
555
// of operands into the multiplier when instruction
556
// in execution is not multiply instruction
557
//
558
//`define OR1200_LOWPWR_MULT
559
 
560
//
561
// Clock ratio RISC clock versus WB clock
562
//
563
// If you plan to run WB:RISC clock fixed to 1:1, disable
564
// both defines
565
//
566
// For WB:RISC 1:2 or 1:1, enable OR1200_CLKDIV_2_SUPPORTED
567
// and use clmode to set ratio
568
//
569
// For WB:RISC 1:4, 1:2 or 1:1, enable both defines and use
570
// clmode to set ratio
571
//
572
//`define OR1200_CLKDIV_2_SUPPORTED
573
//`define OR1200_CLKDIV_4_SUPPORTED
574
 
575
//
576
// Type of register file RAM
577
//
578
// Memory macro w/ two ports (see or1200_tpram_32x32.v)
579
// `define OR1200_RFRAM_TWOPORT
580
//
581
// Memory macro dual port (see or1200_dpram_32x32.v)
582
`define OR1200_RFRAM_DUALPORT
583
//
584
// Generic (flip-flop based) register file (see or1200_rfram_generic.v)
585
//`define OR1200_RFRAM_GENERIC
586
 
587
//
588
// Type of mem2reg aligner to implement.
589
//
590
// Once OR1200_IMPL_MEM2REG2 yielded faster
591
// circuit, however with today tools it will
592
// most probably give you slower circuit.
593
//
594
`define OR1200_IMPL_MEM2REG1
595
//`define OR1200_IMPL_MEM2REG2
596
 
597
//
598
// ALUOPs
599
//
600
`define OR1200_ALUOP_WIDTH      4
601
`define OR1200_ALUOP_NOP        4'd4
602
/* Order defined by arith insns that have two source operands both in regs
603
   (see binutils/include/opcode/or32.h) */
604
`define OR1200_ALUOP_ADD        4'd0
605
`define OR1200_ALUOP_ADDC       4'd1
606
`define OR1200_ALUOP_SUB        4'd2
607
`define OR1200_ALUOP_AND        4'd3
608
`define OR1200_ALUOP_OR         4'd4
609
`define OR1200_ALUOP_XOR        4'd5
610
`define OR1200_ALUOP_MUL        4'd6
611
`define OR1200_ALUOP_CUST5      4'd7
612
`define OR1200_ALUOP_SHROT      4'd8
613
`define OR1200_ALUOP_DIV        4'd9
614
`define OR1200_ALUOP_DIVU       4'd10
615
/* Order not specifically defined. */
616
`define OR1200_ALUOP_IMM        4'd11
617
`define OR1200_ALUOP_MOVHI      4'd12
618
`define OR1200_ALUOP_COMP       4'd13
619
`define OR1200_ALUOP_MTSR       4'd14
620
`define OR1200_ALUOP_MFSR       4'd15
621
 
622
//
623
// MACOPs
624
//
625
`define OR1200_MACOP_WIDTH      2
626
`define OR1200_MACOP_NOP        2'b00
627
`define OR1200_MACOP_MAC        2'b01
628
`define OR1200_MACOP_MSB        2'b10
629
 
630
//
631
// Shift/rotate ops
632
//
633
`define OR1200_SHROTOP_WIDTH    2
634
`define OR1200_SHROTOP_NOP      2'd0
635
`define OR1200_SHROTOP_SLL      2'd0
636
`define OR1200_SHROTOP_SRL      2'd1
637
`define OR1200_SHROTOP_SRA      2'd2
638
`define OR1200_SHROTOP_ROR      2'd3
639
 
640
// Execution cycles per instruction
641
`define OR1200_MULTICYCLE_WIDTH 2
642
`define OR1200_ONE_CYCLE                2'd0
643
`define OR1200_TWO_CYCLES               2'd1
644
 
645
// Operand MUX selects
646
`define OR1200_SEL_WIDTH                2
647
`define OR1200_SEL_RF                   2'd0
648
`define OR1200_SEL_IMM                  2'd1
649
`define OR1200_SEL_EX_FORW              2'd2
650
`define OR1200_SEL_WB_FORW              2'd3
651
 
652
//
653
// BRANCHOPs
654
//
655
`define OR1200_BRANCHOP_WIDTH           3
656
`define OR1200_BRANCHOP_NOP             3'd0
657
`define OR1200_BRANCHOP_J               3'd1
658
`define OR1200_BRANCHOP_JR              3'd2
659
`define OR1200_BRANCHOP_BAL             3'd3
660
`define OR1200_BRANCHOP_BF              3'd4
661
`define OR1200_BRANCHOP_BNF             3'd5
662
`define OR1200_BRANCHOP_RFE             3'd6
663
 
664
//
665
// LSUOPs
666
//
667
// Bit 0: sign extend
668
// Bits 1-2: 00 doubleword, 01 byte, 10 halfword, 11 singleword
669
// Bit 3: 0 load, 1 store
670
`define OR1200_LSUOP_WIDTH              4
671
`define OR1200_LSUOP_NOP                4'b0000
672
`define OR1200_LSUOP_LBZ                4'b0010
673
`define OR1200_LSUOP_LBS                4'b0011
674
`define OR1200_LSUOP_LHZ                4'b0100
675
`define OR1200_LSUOP_LHS                4'b0101
676
`define OR1200_LSUOP_LWZ                4'b0110
677
`define OR1200_LSUOP_LWS                4'b0111
678
`define OR1200_LSUOP_LD         4'b0001
679
`define OR1200_LSUOP_SD         4'b1000
680
`define OR1200_LSUOP_SB         4'b1010
681
`define OR1200_LSUOP_SH         4'b1100
682
`define OR1200_LSUOP_SW         4'b1110
683
 
684
// FETCHOPs
685
`define OR1200_FETCHOP_WIDTH            1
686
`define OR1200_FETCHOP_NOP              1'b0
687
`define OR1200_FETCHOP_LW               1'b1
688
 
689
//
690
// Register File Write-Back OPs
691
//
692
// Bit 0: register file write enable
693
// Bits 2-1: write-back mux selects
694
`define OR1200_RFWBOP_WIDTH             3
695
`define OR1200_RFWBOP_NOP               3'b000
696
`define OR1200_RFWBOP_ALU               3'b001
697
`define OR1200_RFWBOP_LSU               3'b011
698
`define OR1200_RFWBOP_SPRS              3'b101
699
`define OR1200_RFWBOP_LR                3'b111
700
 
701
// Compare instructions
702
`define OR1200_COP_SFEQ       3'b000
703
`define OR1200_COP_SFNE       3'b001
704
`define OR1200_COP_SFGT       3'b010
705
`define OR1200_COP_SFGE       3'b011
706
`define OR1200_COP_SFLT       3'b100
707
`define OR1200_COP_SFLE       3'b101
708
`define OR1200_COP_X          3'b111
709
`define OR1200_SIGNED_COMPARE 'd3
710
`define OR1200_COMPOP_WIDTH     4
711
 
712
//
713
// TAGs for instruction bus
714
//
715
`define OR1200_ITAG_IDLE        4'h0    // idle bus
716
`define OR1200_ITAG_NI          4'h1    // normal insn
717
`define OR1200_ITAG_BE          4'hb    // Bus error exception
718
`define OR1200_ITAG_PE          4'hc    // Page fault exception
719
`define OR1200_ITAG_TE          4'hd    // TLB miss exception
720
 
721
//
722
// TAGs for data bus
723
//
724
`define OR1200_DTAG_IDLE        4'h0    // idle bus
725
`define OR1200_DTAG_ND          4'h1    // normal data
726
`define OR1200_DTAG_AE          4'ha    // Alignment exception
727
`define OR1200_DTAG_BE          4'hb    // Bus error exception
728
`define OR1200_DTAG_PE          4'hc    // Page fault exception
729
`define OR1200_DTAG_TE          4'hd    // TLB miss exception
730
 
731
 
732
//////////////////////////////////////////////
733
//
734
// ORBIS32 ISA specifics
735
//
736
 
737
// SHROT_OP position in machine word
738
`define OR1200_SHROTOP_POS              7:6
739
 
740
// ALU instructions multicycle field in machine word
741
`define OR1200_ALUMCYC_POS              9:8
742
 
743
//
744
// Instruction opcode groups (basic)
745
//
746
`define OR1200_OR32_J                 6'b000000
747
`define OR1200_OR32_JAL               6'b000001
748
`define OR1200_OR32_BNF               6'b000011
749
`define OR1200_OR32_BF                6'b000100
750
`define OR1200_OR32_NOP               6'b000101
751
`define OR1200_OR32_MOVHI             6'b000110
752
`define OR1200_OR32_XSYNC             6'b001000
753
`define OR1200_OR32_RFE               6'b001001
754
/* */
755
`define OR1200_OR32_JR                6'b010001
756
`define OR1200_OR32_JALR              6'b010010
757
`define OR1200_OR32_MACI              6'b010011
758
/* */
759
`define OR1200_OR32_LWZ               6'b100001
760
`define OR1200_OR32_LBZ               6'b100011
761
`define OR1200_OR32_LBS               6'b100100
762
`define OR1200_OR32_LHZ               6'b100101
763
`define OR1200_OR32_LHS               6'b100110
764
`define OR1200_OR32_ADDI              6'b100111
765
`define OR1200_OR32_ADDIC             6'b101000
766
`define OR1200_OR32_ANDI              6'b101001
767
`define OR1200_OR32_ORI               6'b101010
768
`define OR1200_OR32_XORI              6'b101011
769
`define OR1200_OR32_MULI              6'b101100
770
`define OR1200_OR32_MFSPR             6'b101101
771
`define OR1200_OR32_SH_ROTI           6'b101110
772
`define OR1200_OR32_SFXXI             6'b101111
773
/* */
774
`define OR1200_OR32_MTSPR             6'b110000
775
`define OR1200_OR32_MACMSB            6'b110001
776
/* */
777
`define OR1200_OR32_SW                6'b110101
778
`define OR1200_OR32_SB                6'b110110
779
`define OR1200_OR32_SH                6'b110111
780
`define OR1200_OR32_ALU               6'b111000
781
`define OR1200_OR32_SFXX              6'b111001
782
//`define OR1200_OR32_CUST5             6'b111100
783
 
784
 
785
/////////////////////////////////////////////////////
786
//
787
// Exceptions
788
//
789
 
790
//
791
// Exception vectors per OR1K architecture:
792
// 0xPPPPP100 - reset
793
// 0xPPPPP200 - bus error
794
// ... etc
795
// where P represents exception prefix.
796
//
797
// Exception vectors can be customized as per
798
// the following formula:
799
// 0xPPPPPNVV - exception N
800
//
801
// P represents exception prefix
802
// N represents exception N
803
// VV represents length of the individual vector space,
804
//   usually it is 8 bits wide and starts with all bits zero
805
//
806
 
807
//
808
// PPPPP and VV parts
809
//
810
// Sum of these two defines needs to be 28
811
//
812
`define OR1200_EXCEPT_EPH0_P 20'h00000
813
`define OR1200_EXCEPT_EPH1_P 20'hF0000
814
`define OR1200_EXCEPT_V            8'h00
815
 
816
//
817
// N part width
818
//
819
`define OR1200_EXCEPT_WIDTH 4
820
 
821
//
822
// Definition of exception vectors
823
//
824
// To avoid implementation of a certain exception,
825
// simply comment out corresponding line
826
//
827
`define OR1200_EXCEPT_UNUSED            `OR1200_EXCEPT_WIDTH'hf
828
`define OR1200_EXCEPT_TRAP              `OR1200_EXCEPT_WIDTH'he
829
`define OR1200_EXCEPT_BREAK             `OR1200_EXCEPT_WIDTH'hd
830
`define OR1200_EXCEPT_SYSCALL           `OR1200_EXCEPT_WIDTH'hc
831
`define OR1200_EXCEPT_RANGE             `OR1200_EXCEPT_WIDTH'hb
832
`define OR1200_EXCEPT_ITLBMISS          `OR1200_EXCEPT_WIDTH'ha
833
`define OR1200_EXCEPT_DTLBMISS          `OR1200_EXCEPT_WIDTH'h9
834
`define OR1200_EXCEPT_INT               `OR1200_EXCEPT_WIDTH'h8
835
`define OR1200_EXCEPT_ILLEGAL           `OR1200_EXCEPT_WIDTH'h7
836
`define OR1200_EXCEPT_ALIGN             `OR1200_EXCEPT_WIDTH'h6
837
`define OR1200_EXCEPT_TICK              `OR1200_EXCEPT_WIDTH'h5
838
`define OR1200_EXCEPT_IPF               `OR1200_EXCEPT_WIDTH'h4
839
`define OR1200_EXCEPT_DPF               `OR1200_EXCEPT_WIDTH'h3
840
`define OR1200_EXCEPT_BUSERR            `OR1200_EXCEPT_WIDTH'h2
841
`define OR1200_EXCEPT_RESET             `OR1200_EXCEPT_WIDTH'h1
842
`define OR1200_EXCEPT_NONE              `OR1200_EXCEPT_WIDTH'h0
843
 
844
 
845
/////////////////////////////////////////////////////
846
//
847
// SPR groups
848
//
849
 
850
// Bits that define the group
851
`define OR1200_SPR_GROUP_BITS   15:11
852
 
853
// Width of the group bits
854
`define OR1200_SPR_GROUP_WIDTH  5
855
 
856
// Bits that define offset inside the group
857
`define OR1200_SPR_OFS_BITS 10:0
858
 
859
// List of groups
860
`define OR1200_SPR_GROUP_SYS    5'd00
861
`define OR1200_SPR_GROUP_DMMU   5'd01
862
`define OR1200_SPR_GROUP_IMMU   5'd02
863
`define OR1200_SPR_GROUP_DC     5'd03
864
`define OR1200_SPR_GROUP_IC     5'd04
865
`define OR1200_SPR_GROUP_MAC    5'd05
866
`define OR1200_SPR_GROUP_DU     5'd06
867
`define OR1200_SPR_GROUP_PM     5'd08
868
`define OR1200_SPR_GROUP_PIC    5'd09
869
`define OR1200_SPR_GROUP_TT     5'd10
870
 
871
 
872
/////////////////////////////////////////////////////
873
//
874
// System group
875
//
876
 
877
//
878
// System registers
879
//
880
`define OR1200_SPR_CFGR         7'd0
881
`define OR1200_SPR_RF           6'd32   // 1024 >> 5
882
`define OR1200_SPR_NPC          11'd16
883
`define OR1200_SPR_SR           11'd17
884
`define OR1200_SPR_PPC          11'd18
885
`define OR1200_SPR_EPCR         11'd32
886
`define OR1200_SPR_EEAR         11'd48
887
`define OR1200_SPR_ESR          11'd64
888
 
889
//
890
// SR bits
891
//
892
`define OR1200_SR_WIDTH 16
893
`define OR1200_SR_SM   0
894
`define OR1200_SR_TEE  1
895
`define OR1200_SR_IEE  2
896
`define OR1200_SR_DCE  3
897
`define OR1200_SR_ICE  4
898
`define OR1200_SR_DME  5
899
`define OR1200_SR_IME  6
900
`define OR1200_SR_LEE  7
901
`define OR1200_SR_CE   8
902
`define OR1200_SR_F    9
903
`define OR1200_SR_CY   10       // Unused
904
`define OR1200_SR_OV   11       // Unused
905
`define OR1200_SR_OVE  12       // Unused
906
`define OR1200_SR_DSX  13       // Unused
907
`define OR1200_SR_EPH  14
908
`define OR1200_SR_FO   15
909
`define OR1200_SR_CID  31:28    // Unimplemented
910
 
911
//
912
// Bits that define offset inside the group
913
//
914
`define OR1200_SPROFS_BITS 10:0
915
 
916
//
917
// Default Exception Prefix
918
//
919
// 1'b0 - OR1200_EXCEPT_EPH0_P (0x0000_0000)
920
// 1'b1 - OR1200_EXCEPT_EPH1_P (0xF000_0000)
921
//
922
`define OR1200_SR_EPH_DEF       1'b0
923
 
924
/////////////////////////////////////////////////////
925
//
926
// Power Management (PM)
927
//
928
 
929
// Define it if you want PM implemented
930
//`define OR1200_PM_IMPLEMENTED
931
 
932
// Bit positions inside PMR (don't change)
933
`define OR1200_PM_PMR_SDF 3:0
934
`define OR1200_PM_PMR_DME 4
935
`define OR1200_PM_PMR_SME 5
936
`define OR1200_PM_PMR_DCGE 6
937
`define OR1200_PM_PMR_UNUSED 31:7
938
 
939
// PMR offset inside PM group of registers
940
`define OR1200_PM_OFS_PMR 11'b0
941
 
942
// PM group
943
`define OR1200_SPRGRP_PM 5'd8
944
 
945
// Define if PMR can be read/written at any address inside PM group
946
`define OR1200_PM_PARTIAL_DECODING
947
 
948
// Define if reading PMR is allowed
949
`define OR1200_PM_READREGS
950
 
951
// Define if unused PMR bits should be zero
952
`define OR1200_PM_UNUSED_ZERO
953
 
954
 
955
/////////////////////////////////////////////////////
956
//
957
// Debug Unit (DU)
958
//
959
 
960
// Define it if you want DU implemented
961
`define OR1200_DU_IMPLEMENTED
962
 
963
//
964
// Define if you want HW Breakpoints
965
// (if HW breakpoints are not implemented
966
// only default software trapping is
967
// possible with l.trap insn - this is
968
// however already enough for use
969
// with or32 gdb)
970
//
971
//`define OR1200_DU_HWBKPTS
972
 
973
// Number of DVR/DCR pairs if HW breakpoints enabled
974
`define OR1200_DU_DVRDCR_PAIRS 8
975
 
976
// Define if you want trace buffer
977
// (for now only available for Xilinx Virtex FPGAs)
978
`ifdef OR1200_ASIC
979
`else
980
//`define OR1200_DU_TB_IMPLEMENTED
981
`endif
982
 
983
//
984
// Address offsets of DU registers inside DU group
985
//
986
// To not implement a register, doq not define its address
987
//
988
`ifdef OR1200_DU_HWBKPTS
989
`define OR1200_DU_DVR0          11'd0
990
`define OR1200_DU_DVR1          11'd1
991
`define OR1200_DU_DVR2          11'd2
992
`define OR1200_DU_DVR3          11'd3
993
`define OR1200_DU_DVR4          11'd4
994
`define OR1200_DU_DVR5          11'd5
995
`define OR1200_DU_DVR6          11'd6
996
`define OR1200_DU_DVR7          11'd7
997
`define OR1200_DU_DCR0          11'd8
998
`define OR1200_DU_DCR1          11'd9
999
`define OR1200_DU_DCR2          11'd10
1000
`define OR1200_DU_DCR3          11'd11
1001
`define OR1200_DU_DCR4          11'd12
1002
`define OR1200_DU_DCR5          11'd13
1003
`define OR1200_DU_DCR6          11'd14
1004
`define OR1200_DU_DCR7          11'd15
1005
`endif
1006
`define OR1200_DU_DMR1          11'd16
1007
`ifdef OR1200_DU_HWBKPTS
1008
`define OR1200_DU_DMR2          11'd17
1009
`define OR1200_DU_DWCR0         11'd18
1010
`define OR1200_DU_DWCR1         11'd19
1011
`endif
1012
`define OR1200_DU_DSR           11'd20
1013
`define OR1200_DU_DRR           11'd21
1014
`ifdef OR1200_DU_TB_IMPLEMENTED
1015
`define OR1200_DU_TBADR         11'h0ff
1016
`define OR1200_DU_TBIA          11'h1xx
1017
`define OR1200_DU_TBIM          11'h2xx
1018
`define OR1200_DU_TBAR          11'h3xx
1019
`define OR1200_DU_TBTS          11'h4xx
1020
`endif
1021
 
1022
// Position of offset bits inside SPR address
1023
`define OR1200_DUOFS_BITS       10:0
1024
 
1025
// DCR bits
1026
`define OR1200_DU_DCR_DP        0
1027
`define OR1200_DU_DCR_CC        3:1
1028
`define OR1200_DU_DCR_SC        4
1029
`define OR1200_DU_DCR_CT        7:5
1030
 
1031
// DMR1 bits
1032
`define OR1200_DU_DMR1_CW0      1:0
1033
`define OR1200_DU_DMR1_CW1      3:2
1034
`define OR1200_DU_DMR1_CW2      5:4
1035
`define OR1200_DU_DMR1_CW3      7:6
1036
`define OR1200_DU_DMR1_CW4      9:8
1037
`define OR1200_DU_DMR1_CW5      11:10
1038
`define OR1200_DU_DMR1_CW6      13:12
1039
`define OR1200_DU_DMR1_CW7      15:14
1040
`define OR1200_DU_DMR1_CW8      17:16
1041
`define OR1200_DU_DMR1_CW9      19:18
1042
`define OR1200_DU_DMR1_CW10     21:20
1043
`define OR1200_DU_DMR1_ST       22
1044
`define OR1200_DU_DMR1_BT       23
1045
`define OR1200_DU_DMR1_DXFW     24
1046
`define OR1200_DU_DMR1_ETE      25
1047
 
1048
// DMR2 bits
1049
`define OR1200_DU_DMR2_WCE0     0
1050
`define OR1200_DU_DMR2_WCE1     1
1051
`define OR1200_DU_DMR2_AWTC     12:2
1052
`define OR1200_DU_DMR2_WGB      23:13
1053
 
1054
// DWCR bits
1055
`define OR1200_DU_DWCR_COUNT    15:0
1056
`define OR1200_DU_DWCR_MATCH    31:16
1057
 
1058
// DSR bits
1059
`define OR1200_DU_DSR_WIDTH     14
1060
`define OR1200_DU_DSR_RSTE      0
1061
`define OR1200_DU_DSR_BUSEE     1
1062
`define OR1200_DU_DSR_DPFE      2
1063
`define OR1200_DU_DSR_IPFE      3
1064
`define OR1200_DU_DSR_TTE       4
1065
`define OR1200_DU_DSR_AE        5
1066
`define OR1200_DU_DSR_IIE       6
1067
`define OR1200_DU_DSR_IE        7
1068
`define OR1200_DU_DSR_DME       8
1069
`define OR1200_DU_DSR_IME       9
1070
`define OR1200_DU_DSR_RE        10
1071
`define OR1200_DU_DSR_SCE       11
1072
`define OR1200_DU_DSR_BE        12
1073
`define OR1200_DU_DSR_TE        13
1074
 
1075
// DRR bits
1076
`define OR1200_DU_DRR_RSTE      0
1077
`define OR1200_DU_DRR_BUSEE     1
1078
`define OR1200_DU_DRR_DPFE      2
1079
`define OR1200_DU_DRR_IPFE      3
1080
`define OR1200_DU_DRR_TTE       4
1081
`define OR1200_DU_DRR_AE        5
1082
`define OR1200_DU_DRR_IIE       6
1083
`define OR1200_DU_DRR_IE        7
1084
`define OR1200_DU_DRR_DME       8
1085
`define OR1200_DU_DRR_IME       9
1086
`define OR1200_DU_DRR_RE        10
1087
`define OR1200_DU_DRR_SCE       11
1088
`define OR1200_DU_DRR_BE        12
1089
`define OR1200_DU_DRR_TE        13
1090
 
1091
// Define if reading DU regs is allowed
1092
`define OR1200_DU_READREGS
1093
 
1094
// Define if unused DU registers bits should be zero
1095
`define OR1200_DU_UNUSED_ZERO
1096
 
1097
// Define if IF/LSU status is not needed by devel i/f
1098
`define OR1200_DU_STATUS_UNIMPLEMENTED
1099
 
1100
/////////////////////////////////////////////////////
1101
//
1102
// Programmable Interrupt Controller (PIC)
1103
//
1104
 
1105
// Define it if you want PIC implemented
1106
`define OR1200_PIC_IMPLEMENTED
1107
 
1108
// Define number of interrupt inputs (2-31)
1109
`define OR1200_PIC_INTS 20
1110
 
1111
// Address offsets of PIC registers inside PIC group
1112
`define OR1200_PIC_OFS_PICMR 2'd0
1113
`define OR1200_PIC_OFS_PICSR 2'd2
1114
 
1115
// Position of offset bits inside SPR address
1116
`define OR1200_PICOFS_BITS 1:0
1117
 
1118
// Define if you want these PIC registers to be implemented
1119
`define OR1200_PIC_PICMR
1120
`define OR1200_PIC_PICSR
1121
 
1122
// Define if reading PIC registers is allowed
1123
`define OR1200_PIC_READREGS
1124
 
1125
// Define if unused PIC register bits should be zero
1126
`define OR1200_PIC_UNUSED_ZERO
1127
 
1128
 
1129
/////////////////////////////////////////////////////
1130
//
1131
// Tick Timer (TT)
1132
//
1133
 
1134
// Define it if you want TT implemented
1135
`define OR1200_TT_IMPLEMENTED
1136
 
1137
// Address offsets of TT registers inside TT group
1138
`define OR1200_TT_OFS_TTMR 1'd0
1139
`define OR1200_TT_OFS_TTCR 1'd1
1140
 
1141
// Position of offset bits inside SPR group
1142
`define OR1200_TTOFS_BITS 0
1143
 
1144
// Define if you want these TT registers to be implemented
1145
`define OR1200_TT_TTMR
1146
`define OR1200_TT_TTCR
1147
 
1148
// TTMR bits
1149
`define OR1200_TT_TTMR_TP 27:0
1150
`define OR1200_TT_TTMR_IP 28
1151
`define OR1200_TT_TTMR_IE 29
1152
`define OR1200_TT_TTMR_M 31:30
1153
 
1154
// Define if reading TT registers is allowed
1155
`define OR1200_TT_READREGS
1156
 
1157
 
1158
//////////////////////////////////////////////
1159
//
1160
// MAC
1161
//
1162
`define OR1200_MAC_ADDR         0        // MACLO 0xxxxxxxx1, MACHI 0xxxxxxxx0
1163
`define OR1200_MAC_SPR_WE               // Define if MACLO/MACHI are SPR writable
1164
 
1165
 
1166
//////////////////////////////////////////////
1167
//
1168
// Data MMU (DMMU)
1169
//
1170
 
1171
//
1172
// Address that selects between TLB TR and MR
1173
//
1174
`define OR1200_DTLB_TM_ADDR     7
1175
 
1176
//
1177
// DTLBMR fields
1178
//
1179
`define OR1200_DTLBMR_V_BITS    0
1180
`define OR1200_DTLBMR_CID_BITS  4:1
1181
`define OR1200_DTLBMR_RES_BITS  11:5
1182
`define OR1200_DTLBMR_VPN_BITS  31:13
1183
 
1184
//
1185
// DTLBTR fields
1186
//
1187
`define OR1200_DTLBTR_CC_BITS   0
1188
`define OR1200_DTLBTR_CI_BITS   1
1189
`define OR1200_DTLBTR_WBC_BITS  2
1190
`define OR1200_DTLBTR_WOM_BITS  3
1191
`define OR1200_DTLBTR_A_BITS    4
1192
`define OR1200_DTLBTR_D_BITS    5
1193
`define OR1200_DTLBTR_URE_BITS  6
1194
`define OR1200_DTLBTR_UWE_BITS  7
1195
`define OR1200_DTLBTR_SRE_BITS  8
1196
`define OR1200_DTLBTR_SWE_BITS  9
1197
`define OR1200_DTLBTR_RES_BITS  11:10
1198
`define OR1200_DTLBTR_PPN_BITS  31:13
1199
 
1200
//
1201
// DTLB configuration
1202
//
1203
`define OR1200_DMMU_PS          13                                      // 13 for 8KB page size
1204
`define OR1200_DTLB_INDXW       6                                       // 6 for 64 entry DTLB  7 for 128 entries
1205
`define OR1200_DTLB_INDXL       `OR1200_DMMU_PS                         // 13                   13
1206
`define OR1200_DTLB_INDXH       `OR1200_DMMU_PS+`OR1200_DTLB_INDXW-1    // 18                   19
1207
`define OR1200_DTLB_INDX        `OR1200_DTLB_INDXH:`OR1200_DTLB_INDXL   // 18:13                19:13
1208
`define OR1200_DTLB_TAGW        32-`OR1200_DTLB_INDXW-`OR1200_DMMU_PS   // 13                   12
1209
`define OR1200_DTLB_TAGL        `OR1200_DTLB_INDXH+1                    // 19                   20
1210
`define OR1200_DTLB_TAG         31:`OR1200_DTLB_TAGL                    // 31:19                31:20
1211
`define OR1200_DTLBMRW          `OR1200_DTLB_TAGW+1                     // +1 because of V bit
1212
`define OR1200_DTLBTRW          32-`OR1200_DMMU_PS+5                    // +5 because of protection bits and CI
1213
 
1214
//
1215
// Cache inhibit while DMMU is not enabled/implemented
1216
//
1217
// cache inhibited 0GB-4GB              1'b1
1218
// cache inhibited 0GB-2GB              !dcpu_adr_i[31]
1219
// cache inhibited 0GB-1GB 2GB-3GB      !dcpu_adr_i[30]
1220
// cache inhibited 1GB-2GB 3GB-4GB      dcpu_adr_i[30]
1221
// cache inhibited 2GB-4GB (default)    dcpu_adr_i[31]
1222
// cached 0GB-4GB                       1'b0
1223
//
1224
`define OR1200_DMMU_CI                  dcpu_adr_i[31]
1225
 
1226
 
1227
//////////////////////////////////////////////
1228
//
1229
// Insn MMU (IMMU)
1230
//
1231
 
1232
//
1233
// Address that selects between TLB TR and MR
1234
//
1235
`define OR1200_ITLB_TM_ADDR     7
1236
 
1237
//
1238
// ITLBMR fields
1239
//
1240
`define OR1200_ITLBMR_V_BITS    0
1241
`define OR1200_ITLBMR_CID_BITS  4:1
1242
`define OR1200_ITLBMR_RES_BITS  11:5
1243
`define OR1200_ITLBMR_VPN_BITS  31:13
1244
 
1245
//
1246
// ITLBTR fields
1247
//
1248
`define OR1200_ITLBTR_CC_BITS   0
1249
`define OR1200_ITLBTR_CI_BITS   1
1250
`define OR1200_ITLBTR_WBC_BITS  2
1251
`define OR1200_ITLBTR_WOM_BITS  3
1252
`define OR1200_ITLBTR_A_BITS    4
1253
`define OR1200_ITLBTR_D_BITS    5
1254
`define OR1200_ITLBTR_SXE_BITS  6
1255
`define OR1200_ITLBTR_UXE_BITS  7
1256
`define OR1200_ITLBTR_RES_BITS  11:8
1257
`define OR1200_ITLBTR_PPN_BITS  31:13
1258
 
1259
//
1260
// ITLB configuration
1261
//
1262
`define OR1200_IMMU_PS          13                                      // 13 for 8KB page size
1263
`define OR1200_ITLB_INDXW       6                                       // 6 for 64 entry ITLB  7 for 128 entries
1264
`define OR1200_ITLB_INDXL       `OR1200_IMMU_PS                         // 13                   13
1265
`define OR1200_ITLB_INDXH       `OR1200_IMMU_PS+`OR1200_ITLB_INDXW-1    // 18                   19
1266
`define OR1200_ITLB_INDX        `OR1200_ITLB_INDXH:`OR1200_ITLB_INDXL   // 18:13                19:13
1267
`define OR1200_ITLB_TAGW        32-`OR1200_ITLB_INDXW-`OR1200_IMMU_PS   // 13                   12
1268
`define OR1200_ITLB_TAGL        `OR1200_ITLB_INDXH+1                    // 19                   20
1269
`define OR1200_ITLB_TAG         31:`OR1200_ITLB_TAGL                    // 31:19                31:20
1270
`define OR1200_ITLBMRW          `OR1200_ITLB_TAGW+1                     // +1 because of V bit
1271
`define OR1200_ITLBTRW          32-`OR1200_IMMU_PS+3                    // +3 because of protection bits and CI
1272
 
1273
//
1274
// Cache inhibit while IMMU is not enabled/implemented
1275
// Note: all combinations that use icpu_adr_i cause async loop
1276
//
1277
// cache inhibited 0GB-4GB              1'b1
1278
// cache inhibited 0GB-2GB              !icpu_adr_i[31]
1279
// cache inhibited 0GB-1GB 2GB-3GB      !icpu_adr_i[30]
1280
// cache inhibited 1GB-2GB 3GB-4GB      icpu_adr_i[30]
1281
// cache inhibited 2GB-4GB (default)    icpu_adr_i[31]
1282
// cached 0GB-4GB                       1'b0
1283
//
1284
`define OR1200_IMMU_CI                  1'b0
1285
 
1286
 
1287
/////////////////////////////////////////////////
1288
//
1289
// Insn cache (IC)
1290
//
1291
 
1292
// 3 for 8 bytes, 4 for 16 bytes etc
1293
`define OR1200_ICLS             4
1294
 
1295
//
1296
// IC configurations
1297
//
1298
`ifdef OR1200_IC_1W_512B
1299
`define OR1200_ICSIZE   9     // 512
1300
`define OR1200_ICINDX   `OR1200_ICSIZE-2 // 7
1301
`define OR1200_ICINDXH  `OR1200_ICSIZE-1 // 8
1302
`define OR1200_ICTAGL   `OR1200_ICINDXH+1 // 9
1303
`define OR1200_ICTAG    `OR1200_ICSIZE-`OR1200_ICLS // 5
1304
`define OR1200_ICTAG_W  24
1305
`endif
1306
`ifdef OR1200_IC_1W_4KB
1307
`define OR1200_ICSIZE                   12                      // 4096
1308
`define OR1200_ICINDX                   `OR1200_ICSIZE-2        // 10
1309
`define OR1200_ICINDXH                  `OR1200_ICSIZE-1        // 11
1310
`define OR1200_ICTAGL                   `OR1200_ICINDXH+1       // 12
1311
`define OR1200_ICTAG                    `OR1200_ICSIZE-`OR1200_ICLS     // 8
1312
`define OR1200_ICTAG_W                  21
1313
`endif
1314
`ifdef OR1200_IC_1W_8KB
1315
`define OR1200_ICSIZE                   13                      // 8192
1316
`define OR1200_ICINDX                   `OR1200_ICSIZE-2        // 11
1317
`define OR1200_ICINDXH                  `OR1200_ICSIZE-1        // 12
1318
`define OR1200_ICTAGL                   `OR1200_ICINDXH+1       // 13
1319
`define OR1200_ICTAG                    `OR1200_ICSIZE-`OR1200_ICLS     // 9
1320
`define OR1200_ICTAG_W                  20
1321
`endif
1322
 
1323
 
1324
/////////////////////////////////////////////////
1325
//
1326
// Data cache (DC)
1327
//
1328
 
1329
// 3 for 8 bytes, 4 for 16 bytes etc
1330
`define OR1200_DCLS             4
1331
 
1332
// Define to perform store refill (potential performance penalty)
1333
// `define OR1200_DC_STORE_REFILL
1334
 
1335
//
1336
// DC configurations
1337
//
1338
`ifdef OR1200_DC_1W_4KB
1339
`define OR1200_DCSIZE                   12                      // 4096
1340
`define OR1200_DCINDX                   `OR1200_DCSIZE-2        // 10
1341
`define OR1200_DCINDXH                  `OR1200_DCSIZE-1        // 11
1342
`define OR1200_DCTAGL                   `OR1200_DCINDXH+1       // 12
1343
`define OR1200_DCTAG                    `OR1200_DCSIZE-`OR1200_DCLS     // 8
1344
`define OR1200_DCTAG_W                  21
1345
`endif
1346
`ifdef OR1200_DC_1W_8KB
1347
`define OR1200_DCSIZE                   13                      // 8192
1348
`define OR1200_DCINDX                   `OR1200_DCSIZE-2        // 11
1349
`define OR1200_DCINDXH                  `OR1200_DCSIZE-1        // 12
1350
`define OR1200_DCTAGL                   `OR1200_DCINDXH+1       // 13
1351
`define OR1200_DCTAG                    `OR1200_DCSIZE-`OR1200_DCLS     // 9
1352
`define OR1200_DCTAG_W                  20
1353
`endif
1354
 
1355
/////////////////////////////////////////////////
1356
//
1357
// Store buffer (SB)
1358
//
1359
 
1360
//
1361
// Store buffer
1362
//
1363
// It will improve performance by "caching" CPU stores
1364
// using store buffer. This is most important for function
1365
// prologues because DC can only work in write though mode
1366
// and all stores would have to complete external WB writes
1367
// to memory.
1368
// Store buffer is between DC and data BIU.
1369
// All stores will be stored into store buffer and immediately
1370
// completed by the CPU, even though actual external writes
1371
// will be performed later. As a consequence store buffer masks
1372
// all data bus errors related to stores (data bus errors
1373
// related to loads are delivered normally).
1374
// All pending CPU loads will wait until store buffer is empty to
1375
// ensure strict memory model. Right now this is necessary because
1376
// we don't make destinction between cached and cache inhibited
1377
// address space, so we simply empty store buffer until loads
1378
// can begin.
1379
//
1380
// It makes design a bit bigger, depending what is the number of
1381
// entries in SB FIFO. Number of entries can be changed further
1382
// down.
1383
//
1384
//`define OR1200_SB_IMPLEMENTED
1385
 
1386
//
1387
// Number of store buffer entries
1388
//
1389
// Verified number of entries are 4 and 8 entries
1390
// (2 and 3 for OR1200_SB_LOG). OR1200_SB_ENTRIES must
1391
// always match 2**OR1200_SB_LOG.
1392
// To disable store buffer, undefine
1393
// OR1200_SB_IMPLEMENTED.
1394
//
1395
`define OR1200_SB_LOG           2       // 2 or 3
1396
`define OR1200_SB_ENTRIES       4       // 4 or 8
1397
 
1398
 
1399
/////////////////////////////////////////////////
1400
//
1401
// Quick Embedded Memory (QMEM)
1402
//
1403
 
1404
//
1405
// Quick Embedded Memory
1406
//
1407
// Instantiation of dedicated insn/data memory (RAM or ROM).
1408
// Insn fetch has effective throughput 1insn / clock cycle.
1409
// Data load takes two clock cycles / access, data store
1410
// takes 1 clock cycle / access (if there is no insn fetch)).
1411
// Memory instantiation is shared between insn and data,
1412
// meaning if insn fetch are performed, data load/store
1413
// performance will be lower.
1414
//
1415
// Main reason for QMEM is to put some time critical functions
1416
// into this memory and to have predictable and fast access
1417
// to these functions. (soft fpu, context switch, exception
1418
// handlers, stack, etc)
1419
//
1420
// It makes design a bit bigger and slower. QMEM sits behind
1421
// IMMU/DMMU so all addresses are physical (so the MMUs can be
1422
// used with QMEM and QMEM is seen by the CPU just like any other
1423
// memory in the system). IC/DC are sitting behind QMEM so the
1424
// whole design timing might be worse with QMEM implemented.
1425
//
1426
//`define OR1200_QMEM_IMPLEMENTED
1427
 
1428
//
1429
// Base address and mask of QMEM
1430
//
1431
// Base address defines first address of QMEM. Mask defines
1432
// QMEM range in address space. Actual size of QMEM is however
1433
// determined with instantiated RAM/ROM. However bigger
1434
// mask will reserve more address space for QMEM, but also
1435
// make design faster, while more tight mask will take
1436
// less address space but also make design slower. If
1437
// instantiated RAM/ROM is smaller than space reserved with
1438
// the mask, instatiated RAM/ROM will also be shadowed
1439
// at higher addresses in reserved space.
1440
//
1441
`define OR1200_QMEM_IADDR       32'h0080_0000
1442
`define OR1200_QMEM_IMASK       32'hfff0_0000   // Max QMEM size 1MB
1443
`define OR1200_QMEM_DADDR  32'h0080_0000
1444
`define OR1200_QMEM_DMASK  32'hfff0_0000 // Max QMEM size 1MB
1445
 
1446
//
1447
// QMEM interface byte-select capability
1448
//
1449
// To enable qmem_sel* ports, define this macro.
1450
//
1451
//`define OR1200_QMEM_BSEL
1452
 
1453
//
1454
// QMEM interface acknowledge
1455
//
1456
// To enable qmem_ack port, define this macro.
1457
//
1458
//`define OR1200_QMEM_ACK
1459
 
1460
/////////////////////////////////////////////////////
1461
//
1462
// VR, UPR and Configuration Registers
1463
//
1464
//
1465
// VR, UPR and configuration registers are optional. If 
1466
// implemented, operating system can automatically figure
1467
// out how to use the processor because it knows 
1468
// what units are available in the processor and how they
1469
// are configured.
1470
//
1471
// This section must be last in or1200_defines.v file so
1472
// that all units are already configured and thus
1473
// configuration registers are properly set.
1474
// 
1475
 
1476
// Define if you want configuration registers implemented
1477
`define OR1200_CFGR_IMPLEMENTED
1478
 
1479
// Define if you want full address decode inside SYS group
1480
`define OR1200_SYS_FULL_DECODE
1481
 
1482
// Offsets of VR, UPR and CFGR registers
1483
`define OR1200_SPRGRP_SYS_VR            4'h0
1484
`define OR1200_SPRGRP_SYS_UPR           4'h1
1485
`define OR1200_SPRGRP_SYS_CPUCFGR       4'h2
1486
`define OR1200_SPRGRP_SYS_DMMUCFGR      4'h3
1487
`define OR1200_SPRGRP_SYS_IMMUCFGR      4'h4
1488
`define OR1200_SPRGRP_SYS_DCCFGR        4'h5
1489
`define OR1200_SPRGRP_SYS_ICCFGR        4'h6
1490
`define OR1200_SPRGRP_SYS_DCFGR 4'h7
1491
 
1492
// VR fields
1493
`define OR1200_VR_REV_BITS              5:0
1494
`define OR1200_VR_RES1_BITS             15:6
1495
`define OR1200_VR_CFG_BITS              23:16
1496
`define OR1200_VR_VER_BITS              31:24
1497
 
1498
// VR values
1499
`define OR1200_VR_REV                   6'h01
1500
`define OR1200_VR_RES1                  10'h000
1501
`define OR1200_VR_CFG                   8'h00
1502
`define OR1200_VR_VER                   8'h12
1503
 
1504
// UPR fields
1505
`define OR1200_UPR_UP_BITS              0
1506
`define OR1200_UPR_DCP_BITS             1
1507
`define OR1200_UPR_ICP_BITS             2
1508
`define OR1200_UPR_DMP_BITS             3
1509
`define OR1200_UPR_IMP_BITS             4
1510
`define OR1200_UPR_MP_BITS              5
1511
`define OR1200_UPR_DUP_BITS             6
1512
`define OR1200_UPR_PCUP_BITS            7
1513
`define OR1200_UPR_PMP_BITS             8
1514
`define OR1200_UPR_PICP_BITS            9
1515
`define OR1200_UPR_TTP_BITS             10
1516
`define OR1200_UPR_RES1_BITS            23:11
1517
`define OR1200_UPR_CUP_BITS             31:24
1518
 
1519
// UPR values
1520
`define OR1200_UPR_UP                   1'b1
1521
`ifdef OR1200_NO_DC
1522
`define OR1200_UPR_DCP                  1'b0
1523
`else
1524
`define OR1200_UPR_DCP                  1'b1
1525
`endif
1526
`ifdef OR1200_NO_IC
1527
`define OR1200_UPR_ICP                  1'b0
1528
`else
1529
`define OR1200_UPR_ICP                  1'b1
1530
`endif
1531
`ifdef OR1200_NO_DMMU
1532
`define OR1200_UPR_DMP                  1'b0
1533
`else
1534
`define OR1200_UPR_DMP                  1'b1
1535
`endif
1536
`ifdef OR1200_NO_IMMU
1537
`define OR1200_UPR_IMP                  1'b0
1538
`else
1539
`define OR1200_UPR_IMP                  1'b1
1540
`endif
1541
`define OR1200_UPR_MP                   1'b1    // MAC always present
1542
`ifdef OR1200_DU_IMPLEMENTED
1543
`define OR1200_UPR_DUP                  1'b1
1544
`else
1545
`define OR1200_UPR_DUP                  1'b0
1546
`endif
1547
`define OR1200_UPR_PCUP                 1'b0    // Performance counters not present
1548
`ifdef OR1200_DU_IMPLEMENTED
1549
`define OR1200_UPR_PMP                  1'b1
1550
`else
1551
`define OR1200_UPR_PMP                  1'b0
1552
`endif
1553
`ifdef OR1200_DU_IMPLEMENTED
1554
`define OR1200_UPR_PICP                 1'b1
1555
`else
1556
`define OR1200_UPR_PICP                 1'b0
1557
`endif
1558
`ifdef OR1200_DU_IMPLEMENTED
1559
`define OR1200_UPR_TTP                  1'b1
1560
`else
1561
`define OR1200_UPR_TTP                  1'b0
1562
`endif
1563
`define OR1200_UPR_RES1                 13'h0000
1564
`define OR1200_UPR_CUP                  8'h00
1565
 
1566
// CPUCFGR fields
1567
`define OR1200_CPUCFGR_NSGF_BITS        3:0
1568
`define OR1200_CPUCFGR_HGF_BITS 4
1569
`define OR1200_CPUCFGR_OB32S_BITS       5
1570
`define OR1200_CPUCFGR_OB64S_BITS       6
1571
`define OR1200_CPUCFGR_OF32S_BITS       7
1572
`define OR1200_CPUCFGR_OF64S_BITS       8
1573
`define OR1200_CPUCFGR_OV64S_BITS       9
1574
`define OR1200_CPUCFGR_RES1_BITS        31:10
1575
 
1576
// CPUCFGR values
1577
`define OR1200_CPUCFGR_NSGF             4'h0
1578
`define OR1200_CPUCFGR_HGF              1'b0
1579
`define OR1200_CPUCFGR_OB32S            1'b1
1580
`define OR1200_CPUCFGR_OB64S            1'b0
1581
`define OR1200_CPUCFGR_OF32S            1'b0
1582
`define OR1200_CPUCFGR_OF64S            1'b0
1583
`define OR1200_CPUCFGR_OV64S            1'b0
1584
`define OR1200_CPUCFGR_RES1             22'h000000
1585
 
1586
// DMMUCFGR fields
1587
`define OR1200_DMMUCFGR_NTW_BITS        1:0
1588
`define OR1200_DMMUCFGR_NTS_BITS        4:2
1589
`define OR1200_DMMUCFGR_NAE_BITS        7:5
1590
`define OR1200_DMMUCFGR_CRI_BITS        8
1591
`define OR1200_DMMUCFGR_PRI_BITS        9
1592
`define OR1200_DMMUCFGR_TEIRI_BITS      10
1593
`define OR1200_DMMUCFGR_HTR_BITS        11
1594
`define OR1200_DMMUCFGR_RES1_BITS       31:12
1595
 
1596
// DMMUCFGR values
1597
`ifdef OR1200_NO_DMMU
1598
`define OR1200_DMMUCFGR_NTW             2'h0    // Irrelevant
1599
`define OR1200_DMMUCFGR_NTS             3'h0    // Irrelevant
1600
`define OR1200_DMMUCFGR_NAE             3'h0    // Irrelevant
1601
`define OR1200_DMMUCFGR_CRI             1'b0    // Irrelevant
1602
`define OR1200_DMMUCFGR_PRI             1'b0    // Irrelevant
1603
`define OR1200_DMMUCFGR_TEIRI           1'b0    // Irrelevant
1604
`define OR1200_DMMUCFGR_HTR             1'b0    // Irrelevant
1605
`define OR1200_DMMUCFGR_RES1            20'h00000
1606
`else
1607
`define OR1200_DMMUCFGR_NTW             2'h0    // 1 TLB way
1608
`define OR1200_DMMUCFGR_NTS 3'h`OR1200_DTLB_INDXW       // Num TLB sets
1609
`define OR1200_DMMUCFGR_NAE             3'h0    // No ATB entries
1610
`define OR1200_DMMUCFGR_CRI             1'b0    // No control register
1611
`define OR1200_DMMUCFGR_PRI             1'b0    // No protection reg
1612
`define OR1200_DMMUCFGR_TEIRI           1'b1    // TLB entry inv reg impl.
1613
`define OR1200_DMMUCFGR_HTR             1'b0    // No HW TLB reload
1614
`define OR1200_DMMUCFGR_RES1            20'h00000
1615
`endif
1616
 
1617
// IMMUCFGR fields
1618
`define OR1200_IMMUCFGR_NTW_BITS        1:0
1619
`define OR1200_IMMUCFGR_NTS_BITS        4:2
1620
`define OR1200_IMMUCFGR_NAE_BITS        7:5
1621
`define OR1200_IMMUCFGR_CRI_BITS        8
1622
`define OR1200_IMMUCFGR_PRI_BITS        9
1623
`define OR1200_IMMUCFGR_TEIRI_BITS      10
1624
`define OR1200_IMMUCFGR_HTR_BITS        11
1625
`define OR1200_IMMUCFGR_RES1_BITS       31:12
1626
 
1627
// IMMUCFGR values
1628
`ifdef OR1200_NO_IMMU
1629
`define OR1200_IMMUCFGR_NTW             2'h0    // Irrelevant
1630
`define OR1200_IMMUCFGR_NTS             3'h0    // Irrelevant
1631
`define OR1200_IMMUCFGR_NAE             3'h0    // Irrelevant
1632
`define OR1200_IMMUCFGR_CRI             1'b0    // Irrelevant
1633
`define OR1200_IMMUCFGR_PRI             1'b0    // Irrelevant
1634
`define OR1200_IMMUCFGR_TEIRI           1'b0    // Irrelevant
1635
`define OR1200_IMMUCFGR_HTR             1'b0    // Irrelevant
1636
`define OR1200_IMMUCFGR_RES1            20'h00000
1637
`else
1638
`define OR1200_IMMUCFGR_NTW             2'h0    // 1 TLB way
1639
`define OR1200_IMMUCFGR_NTS 3'h`OR1200_ITLB_INDXW       // Num TLB sets
1640
`define OR1200_IMMUCFGR_NAE             3'h0    // No ATB entry
1641
`define OR1200_IMMUCFGR_CRI             1'b0    // No control reg
1642
`define OR1200_IMMUCFGR_PRI             1'b0    // No protection reg
1643
`define OR1200_IMMUCFGR_TEIRI           1'b1    // TLB entry inv reg impl
1644
`define OR1200_IMMUCFGR_HTR             1'b0    // No HW TLB reload
1645
`define OR1200_IMMUCFGR_RES1            20'h00000
1646
`endif
1647
 
1648
// DCCFGR fields
1649
`define OR1200_DCCFGR_NCW_BITS          2:0
1650
`define OR1200_DCCFGR_NCS_BITS          6:3
1651
`define OR1200_DCCFGR_CBS_BITS          7
1652
`define OR1200_DCCFGR_CWS_BITS          8
1653
`define OR1200_DCCFGR_CCRI_BITS         9
1654
`define OR1200_DCCFGR_CBIRI_BITS        10
1655
`define OR1200_DCCFGR_CBPRI_BITS        11
1656
`define OR1200_DCCFGR_CBLRI_BITS        12
1657
`define OR1200_DCCFGR_CBFRI_BITS        13
1658
`define OR1200_DCCFGR_CBWBRI_BITS       14
1659
`define OR1200_DCCFGR_RES1_BITS 31:15
1660
 
1661
// DCCFGR values
1662
`ifdef OR1200_NO_DC
1663
`define OR1200_DCCFGR_NCW               3'h0    // Irrelevant
1664
`define OR1200_DCCFGR_NCS               4'h0    // Irrelevant
1665
`define OR1200_DCCFGR_CBS               1'b0    // Irrelevant
1666
`define OR1200_DCCFGR_CWS               1'b0    // Irrelevant
1667
`define OR1200_DCCFGR_CCRI              1'b1    // Irrelevant
1668
`define OR1200_DCCFGR_CBIRI             1'b1    // Irrelevant
1669
`define OR1200_DCCFGR_CBPRI             1'b0    // Irrelevant
1670
`define OR1200_DCCFGR_CBLRI             1'b0    // Irrelevant
1671
`define OR1200_DCCFGR_CBFRI             1'b1    // Irrelevant
1672
`define OR1200_DCCFGR_CBWBRI            1'b0    // Irrelevant
1673
`define OR1200_DCCFGR_RES1              17'h00000
1674
`else
1675
`define OR1200_DCCFGR_NCW               3'h0    // 1 cache way
1676
`define OR1200_DCCFGR_NCS (`OR1200_DCTAG)       // Num cache sets
1677
`define OR1200_DCCFGR_CBS (`OR1200_DCLS-4)      // 16 byte cache block
1678
`define OR1200_DCCFGR_CWS               1'b0    // Write-through strategy
1679
`define OR1200_DCCFGR_CCRI              1'b1    // Cache control reg impl.
1680
`define OR1200_DCCFGR_CBIRI             1'b1    // Cache block inv reg impl.
1681
`define OR1200_DCCFGR_CBPRI             1'b0    // Cache block prefetch reg not impl.
1682
`define OR1200_DCCFGR_CBLRI             1'b0    // Cache block lock reg not impl.
1683
`define OR1200_DCCFGR_CBFRI             1'b1    // Cache block flush reg impl.
1684
`define OR1200_DCCFGR_CBWBRI            1'b0    // Cache block WB reg not impl.
1685
`define OR1200_DCCFGR_RES1              17'h00000
1686
`endif
1687
 
1688
// ICCFGR fields
1689
`define OR1200_ICCFGR_NCW_BITS          2:0
1690
`define OR1200_ICCFGR_NCS_BITS          6:3
1691
`define OR1200_ICCFGR_CBS_BITS          7
1692
`define OR1200_ICCFGR_CWS_BITS          8
1693
`define OR1200_ICCFGR_CCRI_BITS         9
1694
`define OR1200_ICCFGR_CBIRI_BITS        10
1695
`define OR1200_ICCFGR_CBPRI_BITS        11
1696
`define OR1200_ICCFGR_CBLRI_BITS        12
1697
`define OR1200_ICCFGR_CBFRI_BITS        13
1698
`define OR1200_ICCFGR_CBWBRI_BITS       14
1699
`define OR1200_ICCFGR_RES1_BITS 31:15
1700
 
1701
// ICCFGR values
1702
`ifdef OR1200_NO_IC
1703
`define OR1200_ICCFGR_NCW               3'h0    // Irrelevant
1704
`define OR1200_ICCFGR_NCS               4'h0    // Irrelevant
1705
`define OR1200_ICCFGR_CBS               1'b0    // Irrelevant
1706
`define OR1200_ICCFGR_CWS               1'b0    // Irrelevant
1707
`define OR1200_ICCFGR_CCRI              1'b0    // Irrelevant
1708
`define OR1200_ICCFGR_CBIRI             1'b0    // Irrelevant
1709
`define OR1200_ICCFGR_CBPRI             1'b0    // Irrelevant
1710
`define OR1200_ICCFGR_CBLRI             1'b0    // Irrelevant
1711
`define OR1200_ICCFGR_CBFRI             1'b0    // Irrelevant
1712
`define OR1200_ICCFGR_CBWBRI            1'b0    // Irrelevant
1713
`define OR1200_ICCFGR_RES1              17'h00000
1714
`else
1715
`define OR1200_ICCFGR_NCW               3'h0    // 1 cache way
1716
`define OR1200_ICCFGR_NCS (`OR1200_ICTAG)       // Num cache sets
1717
`define OR1200_ICCFGR_CBS (`OR1200_ICLS-4)      // 16 byte cache block
1718
`define OR1200_ICCFGR_CWS               1'b0    // Irrelevant
1719
`define OR1200_ICCFGR_CCRI              1'b1    // Cache control reg impl.
1720
`define OR1200_ICCFGR_CBIRI             1'b1    // Cache block inv reg impl.
1721
`define OR1200_ICCFGR_CBPRI             1'b0    // Cache block prefetch reg not impl.
1722
`define OR1200_ICCFGR_CBLRI             1'b0    // Cache block lock reg not impl.
1723
`define OR1200_ICCFGR_CBFRI             1'b1    // Cache block flush reg impl.
1724
`define OR1200_ICCFGR_CBWBRI            1'b0    // Irrelevant
1725
`define OR1200_ICCFGR_RES1              17'h00000
1726
`endif
1727
 
1728
// DCFGR fields
1729
`define OR1200_DCFGR_NDP_BITS           2:0
1730
`define OR1200_DCFGR_WPCI_BITS          3
1731
`define OR1200_DCFGR_RES1_BITS          31:4
1732
 
1733
// DCFGR values
1734
`ifdef OR1200_DU_HWBKPTS
1735
`define OR1200_DCFGR_NDP        3'h`OR1200_DU_DVRDCR_PAIRS // # of DVR/DCR pairs
1736
`ifdef OR1200_DU_DWCR0
1737
`define OR1200_DCFGR_WPCI               1'b1
1738
`else
1739
`define OR1200_DCFGR_WPCI               1'b0    // WP counters not impl.
1740
`endif
1741
`else
1742
`define OR1200_DCFGR_NDP                3'h0    // Zero DVR/DCR pairs
1743
`define OR1200_DCFGR_WPCI               1'b0    // WP counters not impl.
1744
`endif
1745
`define OR1200_DCFGR_RES1               28'h0000000

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.