OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [trunk/] [rc203soc/] [sw/] [uClinux/] [include/] [asm-ppc/] [mc146818rtc.h] - Blame information for rev 1633

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 1633 jcastillo
/* mc146818rtc.h - register definitions for the Real-Time-Clock / CMOS RAM
2
 * Copyright Torsten Duwe <duwe@informatik.uni-erlangen.de> 1993
3
 * derived from Data Sheet, Copyright Motorola 1984 (!).
4
 * It was written to be part of the Linux operating system.
5
 */
6
/* permission is hereby granted to copy, modify and redistribute this code
7
 * in terms of the GNU Library General Public License, Version 2 or later,
8
 * at your option.
9
 */
10
 
11
#ifndef _MC146818RTC_H
12
#define _MC146818RTC_H
13
#include <asm/io.h>
14
 
15
#ifndef MCRTC_PORT
16
#define MCRTC_PORT(x)   (0x70 + (x))
17
#define MCRTC_ALWAYS_BCD        1
18
#endif
19
 
20
#define CMOS_MCRTC_READ(addr) ({ \
21
outb_p((addr),MCRTC_PORT(0)); \
22
inb_p(MCRTC_PORT(1)); \
23
})
24
#define CMOS_MCRTC_WRITE(val, addr) ({ \
25
outb_p((addr),MCRTC_PORT(0)); \
26
outb_p((val),MCRTC_PORT(1)); \
27
})
28
 
29
/**********************************************************************
30
 * register summary
31
 **********************************************************************/
32
#define MCRTC_SECONDS           0
33
#define MCRTC_SECONDS_ALARM     1
34
#define MCRTC_MINUTES           2
35
#define MCRTC_MINUTES_ALARM     3
36
#define MCRTC_HOURS             4
37
#define MCRTC_HOURS_ALARM               5
38
/* RTC_*_alarm is always true if 2 MSBs are set */
39
# define MCRTC_ALARM_DONT_CARE  0xC0
40
 
41
#define MCRTC_DAY_OF_WEEK               6
42
#define MCRTC_DAY_OF_MONTH      7
43
#define MCRTC_MONTH             8
44
#define MCRTC_YEAR              9
45
 
46
/* control registers - Moto names
47
 */
48
#define MCRTC_REG_A             10
49
#define MCRTC_REG_B             11
50
#define MCRTC_REG_C             12
51
#define MCRTC_REG_D             13
52
 
53
/**********************************************************************
54
 * register details
55
 **********************************************************************/
56
#define MCRTC_FREQ_SELECT       MCRTC_REG_A
57
 
58
/* update-in-progress  - set to "1" 244 microsecs before RTC goes off the bus,
59
 * reset after update (may take 1.984ms @ 32768Hz RefClock) is complete,
60
 * totalling to a max high interval of 2.228 ms.
61
 */
62
# define MCRTC_UIP              0x80
63
# define MCRTC_DIV_CTL          0x70
64
   /* divider control: refclock values 4.194 / 1.049 MHz / 32.768 kHz */
65
#  define MCRTC_REF_CLCK_4MHZ   0x00
66
#  define MCRTC_REF_CLCK_1MHZ   0x10
67
#  define MCRTC_REF_CLCK_32KHZ  0x20
68
   /* 2 values for divider stage reset, others for "testing purposes only" */
69
#  define MCRTC_DIV_RESET1      0x60
70
#  define MCRTC_DIV_RESET2      0x70
71
  /* Periodic intr. / Square wave rate select. 0=none, 1=32.8kHz,... 15=2Hz */
72
# define MCRTC_RATE_SELECT      0x0F
73
 
74
/**********************************************************************/
75
#define MCRTC_CONTROL   MCRTC_REG_B
76
# define MCRTC_SET 0x80         /* disable updates for clock setting */
77
# define MCRTC_PIE 0x40         /* periodic interrupt enable */
78
# define MCRTC_AIE 0x20         /* alarm interrupt enable */
79
# define MCRTC_UIE 0x10         /* update-finished interrupt enable */
80
# define MCRTC_SQWE 0x08                /* enable square-wave output */
81
# define MCRTC_DM_BINARY 0x04   /* all time/date values are BCD if clear */
82
# define MCRTC_24H 0x02         /* 24 hour mode - else hours bit 7 means pm */
83
# define MCRTC_DST_EN 0x01      /* auto switch DST - works f. USA only */
84
 
85
/**********************************************************************/
86
#define MCRTC_INTR_FLAGS        MCRTC_REG_C
87
/* caution - cleared by read */
88
# define MCRTC_IRQF 0x80                /* any of the following 3 is active */
89
# define MCRTC_PF 0x40
90
# define MCRTC_AF 0x20
91
# define MCRTC_UF 0x10
92
 
93
/**********************************************************************/
94
#define MCRTC_VALID     MCRTC_REG_D
95
# define MCRTC_VRT 0x80         /* valid RAM and time */
96
/**********************************************************************/
97
 
98
/* example: !(CMOS_READ(MCRTC_CONTROL) & MCRTC_DM_BINARY)
99
 * determines if the following two #defines are needed
100
 */
101
#ifndef BCD_TO_BIN
102
#define BCD_TO_BIN(val) ((val)=((val)&15) + ((val)>>4)*10)
103
#endif
104
 
105
#ifndef BIN_TO_BCD
106
#define BIN_TO_BCD(val) ((val)=(((val)/10)<<4) + (val)%10)
107
#endif
108
 
109
#endif /* _MC146818RTC_H */

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.