1 |
1633 |
jcastillo |
/* $Revision: 1.1 $$Date: 2005-12-20 11:32:23 $
|
2 |
|
|
* linux/include/linux/cyclades.h
|
3 |
|
|
*
|
4 |
|
|
* This file is maintained by Ivan Passos <ivan@cyclades.com>,
|
5 |
|
|
* Marcio Saito <marcio@cyclades.com> and
|
6 |
|
|
* Randolph Bentson <bentson@grieg.seaslug.org>.
|
7 |
|
|
*
|
8 |
|
|
* This file contains the general definitions for the cyclades.c driver
|
9 |
|
|
*$Log: not supported by cvs2svn $
|
10 |
|
|
*Revision 1.1.1.1 2001/09/10 07:44:43 simons
|
11 |
|
|
*Initial import
|
12 |
|
|
*
|
13 |
|
|
*Revision 1.1.1.1 2001/07/02 17:57:56 simons
|
14 |
|
|
*Initial revision
|
15 |
|
|
*
|
16 |
|
|
*Revision 2.5 1998/08/03 16:57:01 ivan
|
17 |
|
|
*added cyclades_idle_stats structure;
|
18 |
|
|
*
|
19 |
|
|
*Revision 2.4 1998/06/01 12:09:53 ivan
|
20 |
|
|
*removed closing_wait2 from cyclades_port structure;
|
21 |
|
|
*
|
22 |
|
|
*Revision 2.3 1998/03/16 18:01:12 ivan
|
23 |
|
|
*changes in the cyclades_port structure to get it closer to the
|
24 |
|
|
*standard serial port structure;
|
25 |
|
|
*added constants for new ioctls;
|
26 |
|
|
*
|
27 |
|
|
*Revision 2.2 1998/02/17 16:50:00 ivan
|
28 |
|
|
*changes in the cyclades_port structure (addition of shutdown_wait and
|
29 |
|
|
*chip_rev variables);
|
30 |
|
|
*added constants for new ioctls and for CD1400 rev. numbers.
|
31 |
|
|
*
|
32 |
|
|
*Revision 2.1 1997/10/24 16:03:00 ivan
|
33 |
|
|
*added rflow (which allows enabling the CD1400 special flow control
|
34 |
|
|
*feature) and rtsdtr_inv (which allows DTR/RTS pin inversion) to
|
35 |
|
|
*cyclades_port structure;
|
36 |
|
|
*added Alpha support
|
37 |
|
|
*
|
38 |
|
|
*Revision 2.0 1997/06/30 10:30:00 ivan
|
39 |
|
|
*added some new doorbell command constants related to IOCTLW and
|
40 |
|
|
*UART error signaling
|
41 |
|
|
*
|
42 |
|
|
*Revision 1.8 1997/06/03 15:30:00 ivan
|
43 |
|
|
*added constant ZFIRM_HLT
|
44 |
|
|
*added constant CyPCI_Ze_win ( = 2 * Cy_PCI_Zwin)
|
45 |
|
|
*
|
46 |
|
|
*Revision 1.7 1997/03/26 10:30:00 daniel
|
47 |
|
|
*new entries at the end of cyclades_port struct to reallocate
|
48 |
|
|
*variables illegally allocated within card memory.
|
49 |
|
|
*
|
50 |
|
|
*Revision 1.6 1996/09/09 18:35:30 bentson
|
51 |
|
|
*fold in changes for Cyclom-Z -- including structures for
|
52 |
|
|
*communicating with board as well modest changes to original
|
53 |
|
|
*structures to support new features.
|
54 |
|
|
*
|
55 |
|
|
*Revision 1.5 1995/11/13 21:13:31 bentson
|
56 |
|
|
*changes suggested by Michael Chastain <mec@duracef.shout.net>
|
57 |
|
|
*to support use of this file in non-kernel applications
|
58 |
|
|
*
|
59 |
|
|
*
|
60 |
|
|
*/
|
61 |
|
|
|
62 |
|
|
#ifndef _LINUX_CYCLADES_H
|
63 |
|
|
#define _LINUX_CYCLADES_H
|
64 |
|
|
|
65 |
|
|
struct cyclades_monitor {
|
66 |
|
|
unsigned long int_count;
|
67 |
|
|
unsigned long char_count;
|
68 |
|
|
unsigned long char_max;
|
69 |
|
|
unsigned long char_last;
|
70 |
|
|
};
|
71 |
|
|
|
72 |
|
|
/*
|
73 |
|
|
* These stats all reflect activity since the device was last initialized.
|
74 |
|
|
* (i.e., since the port was opened with no other processes already having it
|
75 |
|
|
* open)
|
76 |
|
|
*/
|
77 |
|
|
struct cyclades_idle_stats {
|
78 |
|
|
time_t in_use; /* Time device has been in use (secs) */
|
79 |
|
|
time_t recv_idle; /* Time since last char received (secs) */
|
80 |
|
|
time_t xmit_idle; /* Time since last char transmitted (secs) */
|
81 |
|
|
unsigned long recv_bytes; /* Bytes received */
|
82 |
|
|
unsigned long xmit_bytes; /* Bytes transmitted */
|
83 |
|
|
unsigned long overruns; /* Input overruns */
|
84 |
|
|
unsigned long frame_errs; /* Input framing errors */
|
85 |
|
|
unsigned long parity_errs; /* Input parity errors */
|
86 |
|
|
};
|
87 |
|
|
|
88 |
|
|
#define CYCLADES_MAGIC 0x4359
|
89 |
|
|
|
90 |
|
|
#define CYGETMON 0x435901
|
91 |
|
|
#define CYGETTHRESH 0x435902
|
92 |
|
|
#define CYSETTHRESH 0x435903
|
93 |
|
|
#define CYGETDEFTHRESH 0x435904
|
94 |
|
|
#define CYSETDEFTHRESH 0x435905
|
95 |
|
|
#define CYGETTIMEOUT 0x435906
|
96 |
|
|
#define CYSETTIMEOUT 0x435907
|
97 |
|
|
#define CYGETDEFTIMEOUT 0x435908
|
98 |
|
|
#define CYSETDEFTIMEOUT 0x435909
|
99 |
|
|
#define CYSETRFLOW 0x43590a
|
100 |
|
|
#define CYGETRFLOW 0x43590b
|
101 |
|
|
#define CYSETRTSDTR_INV 0x43590c
|
102 |
|
|
#define CYGETRTSDTR_INV 0x43590d
|
103 |
|
|
#define CYZSETPOLLCYCLE 0x43590e
|
104 |
|
|
#define CYZGETPOLLCYCLE 0x43590f
|
105 |
|
|
#define CYGETCD1400VER 0x435910
|
106 |
|
|
#define CYGETCARDINFO 0x435911
|
107 |
|
|
#define CYSETWAIT 0x435912
|
108 |
|
|
#define CYGETWAIT 0x435913
|
109 |
|
|
|
110 |
|
|
/*************** CYCLOM-Z ADDITIONS ***************/
|
111 |
|
|
|
112 |
|
|
#define CZIOC ('M' << 8)
|
113 |
|
|
#define CZ_NBOARDS (CZIOC|0xfa)
|
114 |
|
|
#define CZ_BOOT_START (CZIOC|0xfb)
|
115 |
|
|
#define CZ_BOOT_DATA (CZIOC|0xfc)
|
116 |
|
|
#define CZ_BOOT_END (CZIOC|0xfd)
|
117 |
|
|
#define CZ_TEST (CZIOC|0xfe)
|
118 |
|
|
|
119 |
|
|
#define CZ_DEF_POLL (HZ/25)
|
120 |
|
|
|
121 |
|
|
#define MAX_BOARD 4 /* Max number of boards */
|
122 |
|
|
#define MAX_DEV 256 /* Max number of ports total */
|
123 |
|
|
#define CYZ_MAX_SPEED 921600
|
124 |
|
|
|
125 |
|
|
#define CYZ_FIFO_SIZE 16
|
126 |
|
|
|
127 |
|
|
#define CYZ_BOOT_NWORDS 0x100
|
128 |
|
|
struct CYZ_BOOT_CTRL {
|
129 |
|
|
unsigned short nboard;
|
130 |
|
|
int status[MAX_BOARD];
|
131 |
|
|
int nchannel[MAX_BOARD];
|
132 |
|
|
int fw_rev[MAX_BOARD];
|
133 |
|
|
unsigned long offset;
|
134 |
|
|
unsigned long data[CYZ_BOOT_NWORDS];
|
135 |
|
|
};
|
136 |
|
|
|
137 |
|
|
|
138 |
|
|
#ifndef DP_WINDOW_SIZE
|
139 |
|
|
/* #include "cyclomz.h" */
|
140 |
|
|
/****************** ****************** *******************/
|
141 |
|
|
/*
|
142 |
|
|
* The data types defined below are used in all ZFIRM interface
|
143 |
|
|
* data structures. They accomodate differences between HW
|
144 |
|
|
* architectures and compilers.
|
145 |
|
|
*/
|
146 |
|
|
|
147 |
|
|
#if defined(__alpha__)
|
148 |
|
|
typedef unsigned long ucdouble; /* 64 bits, unsigned */
|
149 |
|
|
typedef unsigned int uclong; /* 32 bits, unsigned */
|
150 |
|
|
#else
|
151 |
|
|
typedef unsigned long uclong; /* 32 bits, unsigned */
|
152 |
|
|
#endif
|
153 |
|
|
typedef unsigned short ucshort; /* 16 bits, unsigned */
|
154 |
|
|
typedef unsigned char ucchar; /* 8 bits, unsigned */
|
155 |
|
|
|
156 |
|
|
/*
|
157 |
|
|
* Memory Window Sizes
|
158 |
|
|
*/
|
159 |
|
|
|
160 |
|
|
#define DP_WINDOW_SIZE (0x00080000) /* window size 512 Kb */
|
161 |
|
|
#define ZE_DP_WINDOW_SIZE (0x00100000) /* window size 1 Mb (Ze and
|
162 |
|
|
8Zo V.2 */
|
163 |
|
|
#define CTRL_WINDOW_SIZE (0x00000080) /* runtime regs 128 bytes */
|
164 |
|
|
|
165 |
|
|
/*
|
166 |
|
|
* CUSTOM_REG - Cyclom-Z/PCI Custom Registers Set. The driver
|
167 |
|
|
* normally will access only interested on the fpga_id, fpga_version,
|
168 |
|
|
* start_cpu and stop_cpu.
|
169 |
|
|
*/
|
170 |
|
|
|
171 |
|
|
struct CUSTOM_REG {
|
172 |
|
|
uclong fpga_id; /* FPGA Identification Register */
|
173 |
|
|
uclong fpga_version; /* FPGA Version Number Register */
|
174 |
|
|
uclong cpu_start; /* CPU start Register (write) */
|
175 |
|
|
uclong cpu_stop; /* CPU stop Register (write) */
|
176 |
|
|
uclong misc_reg; /* Miscelaneous Register */
|
177 |
|
|
uclong idt_mode; /* IDT mode Register */
|
178 |
|
|
uclong uart_irq_status; /* UART IRQ status Register */
|
179 |
|
|
uclong clear_timer0_irq; /* Clear timer interrupt Register */
|
180 |
|
|
uclong clear_timer1_irq; /* Clear timer interrupt Register */
|
181 |
|
|
uclong clear_timer2_irq; /* Clear timer interrupt Register */
|
182 |
|
|
uclong test_register; /* Test Register */
|
183 |
|
|
uclong test_count; /* Test Count Register */
|
184 |
|
|
uclong timer_select; /* Timer select register */
|
185 |
|
|
uclong pr_uart_irq_status; /* Prioritized UART IRQ stat Reg */
|
186 |
|
|
uclong ram_wait_state; /* RAM wait-state Register */
|
187 |
|
|
uclong uart_wait_state; /* UART wait-state Register */
|
188 |
|
|
uclong timer_wait_state; /* timer wait-state Register */
|
189 |
|
|
uclong ack_wait_state; /* ACK wait State Register */
|
190 |
|
|
};
|
191 |
|
|
|
192 |
|
|
/*
|
193 |
|
|
* RUNTIME_9060 - PLX PCI9060ES local configuration and shared runtime
|
194 |
|
|
* registers. This structure can be used to access the 9060 registers
|
195 |
|
|
* (memory mapped).
|
196 |
|
|
*/
|
197 |
|
|
|
198 |
|
|
struct RUNTIME_9060 {
|
199 |
|
|
uclong loc_addr_range; /* 00h - Local Address Range */
|
200 |
|
|
uclong loc_addr_base; /* 04h - Local Address Base */
|
201 |
|
|
uclong loc_arbitr; /* 08h - Local Arbitration */
|
202 |
|
|
uclong endian_descr; /* 0Ch - Big/Little Endian Descriptor */
|
203 |
|
|
uclong loc_rom_range; /* 10h - Local ROM Range */
|
204 |
|
|
uclong loc_rom_base; /* 14h - Local ROM Base */
|
205 |
|
|
uclong loc_bus_descr; /* 18h - Local Bus descriptor */
|
206 |
|
|
uclong loc_range_mst; /* 1Ch - Local Range for Master to PCI */
|
207 |
|
|
uclong loc_base_mst; /* 20h - Local Base for Master PCI */
|
208 |
|
|
uclong loc_range_io; /* 24h - Local Range for Master IO */
|
209 |
|
|
uclong pci_base_mst; /* 28h - PCI Base for Master PCI */
|
210 |
|
|
uclong pci_conf_io; /* 2Ch - PCI configuration for Master IO */
|
211 |
|
|
uclong filler1; /* 30h */
|
212 |
|
|
uclong filler2; /* 34h */
|
213 |
|
|
uclong filler3; /* 38h */
|
214 |
|
|
uclong filler4; /* 3Ch */
|
215 |
|
|
uclong mail_box_0; /* 40h - Mail Box 0 */
|
216 |
|
|
uclong mail_box_1; /* 44h - Mail Box 1 */
|
217 |
|
|
uclong mail_box_2; /* 48h - Mail Box 2 */
|
218 |
|
|
uclong mail_box_3; /* 4Ch - Mail Box 3 */
|
219 |
|
|
uclong filler5; /* 50h */
|
220 |
|
|
uclong filler6; /* 54h */
|
221 |
|
|
uclong filler7; /* 58h */
|
222 |
|
|
uclong filler8; /* 5Ch */
|
223 |
|
|
uclong pci_doorbell; /* 60h - PCI to Local Doorbell */
|
224 |
|
|
uclong loc_doorbell; /* 64h - Local to PCI Doorbell */
|
225 |
|
|
uclong intr_ctrl_stat; /* 68h - Interrupt Control/Status */
|
226 |
|
|
uclong init_ctrl; /* 6Ch - EEPROM control, Init Control, etc */
|
227 |
|
|
};
|
228 |
|
|
|
229 |
|
|
/* Values for the Local Base Address re-map register */
|
230 |
|
|
|
231 |
|
|
#define WIN_RAM 0x00000001L /* set the sliding window to RAM */
|
232 |
|
|
#define WIN_CREG 0x14000001L /* set the window to custom Registers */
|
233 |
|
|
|
234 |
|
|
/* Values timer select registers */
|
235 |
|
|
|
236 |
|
|
#define TIMER_BY_1M 0x00 /* clock divided by 1M */
|
237 |
|
|
#define TIMER_BY_256K 0x01 /* clock divided by 256k */
|
238 |
|
|
#define TIMER_BY_128K 0x02 /* clock divided by 128k */
|
239 |
|
|
#define TIMER_BY_32K 0x03 /* clock divided by 32k */
|
240 |
|
|
|
241 |
|
|
/****************** ****************** *******************/
|
242 |
|
|
#endif
|
243 |
|
|
|
244 |
|
|
#ifndef ZFIRM_ID
|
245 |
|
|
/* #include "zfwint.h" */
|
246 |
|
|
/****************** ****************** *******************/
|
247 |
|
|
/*
|
248 |
|
|
* This file contains the definitions for interfacing with the
|
249 |
|
|
* Cyclom-Z ZFIRM Firmware.
|
250 |
|
|
*/
|
251 |
|
|
|
252 |
|
|
/* General Constant definitions */
|
253 |
|
|
|
254 |
|
|
#define MAX_CHAN 64 /* max number of channels per board */
|
255 |
|
|
|
256 |
|
|
/* firmware id structure (set after boot) */
|
257 |
|
|
|
258 |
|
|
#define ID_ADDRESS 0x00000180L /* signature/pointer address */
|
259 |
|
|
#define ZFIRM_ID 0x5557465AL /* ZFIRM/U signature */
|
260 |
|
|
#define ZFIRM_HLT 0x59505B5CL /* ZFIRM needs external power supply */
|
261 |
|
|
#define ZFIRM_RST 0x56040674L /* RST signal (due to FW reset) */
|
262 |
|
|
|
263 |
|
|
#define ZF_TINACT_DEF 1000 /* default inactivity timeout
|
264 |
|
|
(1000 ms) */
|
265 |
|
|
#define ZF_TINACT ZF_TINACT_DEF
|
266 |
|
|
|
267 |
|
|
struct FIRM_ID {
|
268 |
|
|
uclong signature; /* ZFIRM/U signature */
|
269 |
|
|
uclong zfwctrl_addr; /* pointer to ZFW_CTRL structure */
|
270 |
|
|
};
|
271 |
|
|
|
272 |
|
|
/* Op. System id */
|
273 |
|
|
|
274 |
|
|
#define C_OS_LINUX 0x00000030 /* generic Linux system */
|
275 |
|
|
|
276 |
|
|
/* channel op_mode */
|
277 |
|
|
|
278 |
|
|
#define C_CH_DISABLE 0x00000000 /* channel is disabled */
|
279 |
|
|
#define C_CH_TXENABLE 0x00000001 /* channel Tx enabled */
|
280 |
|
|
#define C_CH_RXENABLE 0x00000002 /* channel Rx enabled */
|
281 |
|
|
#define C_CH_ENABLE 0x00000003 /* channel Tx/Rx enabled */
|
282 |
|
|
#define C_CH_LOOPBACK 0x00000004 /* Loopback mode */
|
283 |
|
|
|
284 |
|
|
/* comm_parity - parity */
|
285 |
|
|
|
286 |
|
|
#define C_PR_NONE 0x00000000 /* None */
|
287 |
|
|
#define C_PR_ODD 0x00000001 /* Odd */
|
288 |
|
|
#define C_PR_EVEN 0x00000002 /* Even */
|
289 |
|
|
#define C_PR_MARK 0x00000004 /* Mark */
|
290 |
|
|
#define C_PR_SPACE 0x00000008 /* Space */
|
291 |
|
|
#define C_PR_PARITY 0x000000ff
|
292 |
|
|
|
293 |
|
|
#define C_PR_DISCARD 0x00000100 /* discard char with frame/par error */
|
294 |
|
|
#define C_PR_IGNORE 0x00000200 /* ignore frame/par error */
|
295 |
|
|
|
296 |
|
|
/* comm_data_l - data length and stop bits */
|
297 |
|
|
|
298 |
|
|
#define C_DL_CS5 0x00000001
|
299 |
|
|
#define C_DL_CS6 0x00000002
|
300 |
|
|
#define C_DL_CS7 0x00000004
|
301 |
|
|
#define C_DL_CS8 0x00000008
|
302 |
|
|
#define C_DL_CS 0x0000000f
|
303 |
|
|
#define C_DL_1STOP 0x00000010
|
304 |
|
|
#define C_DL_15STOP 0x00000020
|
305 |
|
|
#define C_DL_2STOP 0x00000040
|
306 |
|
|
#define C_DL_STOP 0x000000f0
|
307 |
|
|
|
308 |
|
|
/* interrupt enabling/status */
|
309 |
|
|
|
310 |
|
|
#define C_IN_DISABLE 0x00000000 /* zero, disable interrupts */
|
311 |
|
|
#define C_IN_TXBEMPTY 0x00000001 /* tx buffer empty */
|
312 |
|
|
#define C_IN_TXLOWWM 0x00000002 /* tx buffer below LWM */
|
313 |
|
|
#define C_IN_RXHIWM 0x00000010 /* rx buffer above HWM */
|
314 |
|
|
#define C_IN_RXNNDT 0x00000020 /* rx no new data timeout */
|
315 |
|
|
#define C_IN_MDCD 0x00000100 /* modem DCD change */
|
316 |
|
|
#define C_IN_MDSR 0x00000200 /* modem DSR change */
|
317 |
|
|
#define C_IN_MRI 0x00000400 /* modem RI change */
|
318 |
|
|
#define C_IN_MCTS 0x00000800 /* modem CTS change */
|
319 |
|
|
#define C_IN_RXBRK 0x00001000 /* Break received */
|
320 |
|
|
#define C_IN_PR_ERROR 0x00002000 /* parity error */
|
321 |
|
|
#define C_IN_FR_ERROR 0x00004000 /* frame error */
|
322 |
|
|
#define C_IN_OVR_ERROR 0x00008000 /* overrun error */
|
323 |
|
|
#define C_IN_RXOFL 0x00010000 /* RX buffer overflow */
|
324 |
|
|
#define C_IN_IOCTLW 0x00020000 /* I/O control w/ wait */
|
325 |
|
|
#define C_IN_MRTS 0x00040000 /* modem RTS drop */
|
326 |
|
|
|
327 |
|
|
/* flow control */
|
328 |
|
|
|
329 |
|
|
#define C_FL_OXX 0x00000001 /* output Xon/Xoff flow control */
|
330 |
|
|
#define C_FL_IXX 0x00000002 /* output Xon/Xoff flow control */
|
331 |
|
|
#define C_FL_OIXANY 0x00000004 /* output Xon/Xoff (any xon) */
|
332 |
|
|
#define C_FL_SWFLOW 0x0000000f
|
333 |
|
|
|
334 |
|
|
/* flow status */
|
335 |
|
|
|
336 |
|
|
#define C_FS_TXIDLE 0x00000000 /* no Tx data in the buffer or UART */
|
337 |
|
|
#define C_FS_SENDING 0x00000001 /* UART is sending data */
|
338 |
|
|
#define C_FS_SWFLOW 0x00000002 /* Tx is stopped by received Xoff */
|
339 |
|
|
|
340 |
|
|
/* rs_control/rs_status RS-232 signals */
|
341 |
|
|
|
342 |
|
|
#define C_RS_PARAM 0x80000000 /* Indicates presence of parameter in
|
343 |
|
|
IOCTLM command */
|
344 |
|
|
#define C_RS_RTS 0x00000001 /* RTS */
|
345 |
|
|
#define C_RS_DTR 0x00000004 /* DTR */
|
346 |
|
|
#define C_RS_DCD 0x00000100 /* CD */
|
347 |
|
|
#define C_RS_DSR 0x00000200 /* DSR */
|
348 |
|
|
#define C_RS_RI 0x00000400 /* RI */
|
349 |
|
|
#define C_RS_CTS 0x00000800 /* CTS */
|
350 |
|
|
|
351 |
|
|
/* commands Host <-> Board */
|
352 |
|
|
|
353 |
|
|
#define C_CM_RESET 0x01 /* reset/flush buffers */
|
354 |
|
|
#define C_CM_IOCTL 0x02 /* re-read CH_CTRL */
|
355 |
|
|
#define C_CM_IOCTLW 0x03 /* re-read CH_CTRL, intr when done */
|
356 |
|
|
#define C_CM_IOCTLM 0x04 /* RS-232 outputs change */
|
357 |
|
|
#define C_CM_SENDXOFF 0x10 /* send Xoff */
|
358 |
|
|
#define C_CM_SENDXON 0x11 /* send Xon */
|
359 |
|
|
#define C_CM_CLFLOW 0x12 /* Clear flow control (resume) */
|
360 |
|
|
#define C_CM_SENDBRK 0x41 /* send break */
|
361 |
|
|
#define C_CM_INTBACK 0x42 /* Interrupt back */
|
362 |
|
|
#define C_CM_SET_BREAK 0x43 /* Tx break on */
|
363 |
|
|
#define C_CM_CLR_BREAK 0x44 /* Tx break off */
|
364 |
|
|
#define C_CM_CMD_DONE 0x45 /* Previous command done */
|
365 |
|
|
#define C_CM_INTBACK2 0x46 /* Alternate Interrupt back */
|
366 |
|
|
#define C_CM_TINACT 0x51 /* set inactivity detection */
|
367 |
|
|
#define C_CM_IRQ_ENBL 0x52 /* enable generation of interrupts */
|
368 |
|
|
#define C_CM_IRQ_DSBL 0x53 /* disable generation of interrupts */
|
369 |
|
|
#define C_CM_ACK_ENBL 0x54 /* enable acknowledged interrupt mode */
|
370 |
|
|
#define C_CM_ACK_DSBL 0x55 /* disable acknowledged intr mode */
|
371 |
|
|
#define C_CM_FLUSH_RX 0x56 /* flushes Rx buffer */
|
372 |
|
|
#define C_CM_FLUSH_TX 0x57 /* flushes Tx buffer */
|
373 |
|
|
#define C_CM_Q_ENABLE 0x58 /* enables queue access from the
|
374 |
|
|
driver */
|
375 |
|
|
#define C_CM_Q_DISABLE 0x59 /* disables queue access from the
|
376 |
|
|
driver */
|
377 |
|
|
|
378 |
|
|
#define C_CM_TXBEMPTY 0x60 /* Tx buffer is empty */
|
379 |
|
|
#define C_CM_TXLOWWM 0x61 /* Tx buffer low water mark */
|
380 |
|
|
#define C_CM_RXHIWM 0x62 /* Rx buffer high water mark */
|
381 |
|
|
#define C_CM_RXNNDT 0x63 /* rx no new data timeout */
|
382 |
|
|
#define C_CM_MDCD 0x70 /* modem DCD change */
|
383 |
|
|
#define C_CM_MDSR 0x71 /* modem DSR change */
|
384 |
|
|
#define C_CM_MRI 0x72 /* modem RI change */
|
385 |
|
|
#define C_CM_MCTS 0x73 /* modem CTS change */
|
386 |
|
|
#define C_CM_MRTS 0x74 /* modem RTS drop */
|
387 |
|
|
#define C_CM_RXBRK 0x84 /* Break received */
|
388 |
|
|
#define C_CM_PR_ERROR 0x85 /* Parity error */
|
389 |
|
|
#define C_CM_FR_ERROR 0x86 /* Frame error */
|
390 |
|
|
#define C_CM_OVR_ERROR 0x87 /* Overrun error */
|
391 |
|
|
#define C_CM_RXOFL 0x88 /* RX buffer overflow */
|
392 |
|
|
#define C_CM_CMDERROR 0x90 /* command error */
|
393 |
|
|
#define C_CM_FATAL 0x91 /* fatal error */
|
394 |
|
|
#define C_CM_HW_RESET 0x92 /* reset board */
|
395 |
|
|
|
396 |
|
|
/*
|
397 |
|
|
* CH_CTRL - This per port structure contains all parameters
|
398 |
|
|
* that control an specific port. It can be seen as the
|
399 |
|
|
* configuration registers of a "super-serial-controller".
|
400 |
|
|
*/
|
401 |
|
|
|
402 |
|
|
struct CH_CTRL {
|
403 |
|
|
uclong op_mode; /* operation mode */
|
404 |
|
|
uclong intr_enable; /* interrupt masking */
|
405 |
|
|
uclong sw_flow; /* SW flow control */
|
406 |
|
|
uclong flow_status; /* output flow status */
|
407 |
|
|
uclong comm_baud; /* baud rate - numerically specified */
|
408 |
|
|
uclong comm_parity; /* parity */
|
409 |
|
|
uclong comm_data_l; /* data length/stop */
|
410 |
|
|
uclong comm_flags; /* other flags */
|
411 |
|
|
uclong hw_flow; /* HW flow control */
|
412 |
|
|
uclong rs_control; /* RS-232 outputs */
|
413 |
|
|
uclong rs_status; /* RS-232 inputs */
|
414 |
|
|
uclong flow_xon; /* xon char */
|
415 |
|
|
uclong flow_xoff; /* xoff char */
|
416 |
|
|
uclong hw_overflow; /* hw overflow counter */
|
417 |
|
|
uclong sw_overflow; /* sw overflow counter */
|
418 |
|
|
uclong comm_error; /* frame/parity error counter */
|
419 |
|
|
};
|
420 |
|
|
|
421 |
|
|
|
422 |
|
|
/*
|
423 |
|
|
* BUF_CTRL - This per channel structure contains
|
424 |
|
|
* all Tx and Rx buffer control for a given channel.
|
425 |
|
|
*/
|
426 |
|
|
|
427 |
|
|
struct BUF_CTRL {
|
428 |
|
|
uclong flag_dma; /* buffers are in Host memory */
|
429 |
|
|
uclong tx_bufaddr; /* address of the tx buffer */
|
430 |
|
|
uclong tx_bufsize; /* tx buffer size */
|
431 |
|
|
uclong tx_threshold; /* tx low water mark */
|
432 |
|
|
uclong tx_get; /* tail index tx buf */
|
433 |
|
|
uclong tx_put; /* head index tx buf */
|
434 |
|
|
uclong rx_bufaddr; /* address of the rx buffer */
|
435 |
|
|
uclong rx_bufsize; /* rx buffer size */
|
436 |
|
|
uclong rx_threshold; /* rx high water mark */
|
437 |
|
|
uclong rx_get; /* tail index rx buf */
|
438 |
|
|
uclong rx_put; /* head index rx buf */
|
439 |
|
|
uclong filler[5]; /* filler to align structures */
|
440 |
|
|
};
|
441 |
|
|
|
442 |
|
|
/*
|
443 |
|
|
* BOARD_CTRL - This per board structure contains all global
|
444 |
|
|
* control fields related to the board.
|
445 |
|
|
*/
|
446 |
|
|
|
447 |
|
|
struct BOARD_CTRL {
|
448 |
|
|
|
449 |
|
|
/* static info provided by the on-board CPU */
|
450 |
|
|
uclong n_channel; /* number of channels */
|
451 |
|
|
uclong fw_version; /* firmware version */
|
452 |
|
|
|
453 |
|
|
/* static info provided by the driver */
|
454 |
|
|
uclong op_system; /* op_system id */
|
455 |
|
|
uclong dr_version; /* driver version */
|
456 |
|
|
|
457 |
|
|
/* board control area */
|
458 |
|
|
uclong inactivity; /* inactivity control */
|
459 |
|
|
|
460 |
|
|
/* host to FW commands */
|
461 |
|
|
uclong hcmd_channel; /* channel number */
|
462 |
|
|
uclong hcmd_param; /* pointer to parameters */
|
463 |
|
|
|
464 |
|
|
/* FW to Host commands */
|
465 |
|
|
uclong fwcmd_channel; /* channel number */
|
466 |
|
|
uclong fwcmd_param; /* pointer to parameters */
|
467 |
|
|
uclong zf_int_queue_addr; /* offset for INT_QUEUE structure */
|
468 |
|
|
|
469 |
|
|
/* filler so the structures are aligned */
|
470 |
|
|
uclong filler[6];
|
471 |
|
|
};
|
472 |
|
|
|
473 |
|
|
/* Host Interrupt Queue */
|
474 |
|
|
|
475 |
|
|
#define QUEUE_SIZE (10*MAX_CHAN)
|
476 |
|
|
|
477 |
|
|
struct INT_QUEUE {
|
478 |
|
|
unsigned char intr_code[QUEUE_SIZE];
|
479 |
|
|
unsigned long channel[QUEUE_SIZE];
|
480 |
|
|
unsigned long param[QUEUE_SIZE];
|
481 |
|
|
unsigned long put;
|
482 |
|
|
unsigned long get;
|
483 |
|
|
};
|
484 |
|
|
|
485 |
|
|
/*
|
486 |
|
|
* ZFW_CTRL - This is the data structure that includes all other
|
487 |
|
|
* data structures used by the Firmware.
|
488 |
|
|
*/
|
489 |
|
|
|
490 |
|
|
struct ZFW_CTRL {
|
491 |
|
|
struct BOARD_CTRL board_ctrl;
|
492 |
|
|
struct CH_CTRL ch_ctrl[MAX_CHAN];
|
493 |
|
|
struct BUF_CTRL buf_ctrl[MAX_CHAN];
|
494 |
|
|
};
|
495 |
|
|
|
496 |
|
|
/****************** ****************** *******************/
|
497 |
|
|
#endif
|
498 |
|
|
|
499 |
|
|
|
500 |
|
|
|
501 |
|
|
|
502 |
|
|
#ifdef __KERNEL__
|
503 |
|
|
|
504 |
|
|
/***************************************
|
505 |
|
|
* Memory access functions/macros *
|
506 |
|
|
* (required to support Alpha systems) *
|
507 |
|
|
***************************************/
|
508 |
|
|
|
509 |
|
|
#define cy_writeb(port,val) {writeb((ucchar)(val),(ulong)(port)); mb();}
|
510 |
|
|
#define cy_writew(port,val) {writew((ushort)(val),(ulong)(port)); mb();}
|
511 |
|
|
#define cy_writel(port,val) {writel((uclong)(val),(ulong)(port)); mb();}
|
512 |
|
|
|
513 |
|
|
#define cy_readb(port) readb(port)
|
514 |
|
|
#define cy_readw(port) readw(port)
|
515 |
|
|
#define cy_readl(port) readl(port)
|
516 |
|
|
|
517 |
|
|
/* Per card data structure */
|
518 |
|
|
|
519 |
|
|
struct cyclades_card {
|
520 |
|
|
long base_addr;
|
521 |
|
|
long ctl_addr;
|
522 |
|
|
int irq;
|
523 |
|
|
int num_chips; /* 0 if card absent, -1 if Z/PCI, else Y */
|
524 |
|
|
int first_line; /* minor number of first channel on card */
|
525 |
|
|
int bus_index; /* address shift - 0 for ISA, 1 for PCI */
|
526 |
|
|
int inact_ctrl; /* FW Inactivity control - 0 disabled, 1 enabled */
|
527 |
|
|
};
|
528 |
|
|
|
529 |
|
|
struct cyclades_chip {
|
530 |
|
|
int filler;
|
531 |
|
|
};
|
532 |
|
|
|
533 |
|
|
/*
|
534 |
|
|
* This is our internal structure for each serial port's state.
|
535 |
|
|
*
|
536 |
|
|
* Many fields are paralleled by the structure used by the serial_struct
|
537 |
|
|
* structure.
|
538 |
|
|
*
|
539 |
|
|
* For definitions of the flags field, see tty.h
|
540 |
|
|
*/
|
541 |
|
|
|
542 |
|
|
struct cyclades_port {
|
543 |
|
|
int magic;
|
544 |
|
|
int card;
|
545 |
|
|
int line;
|
546 |
|
|
int flags; /* defined in tty.h */
|
547 |
|
|
int type; /* UART type */
|
548 |
|
|
struct tty_struct *tty;
|
549 |
|
|
int read_status_mask;
|
550 |
|
|
int ignore_status_mask;
|
551 |
|
|
int timeout;
|
552 |
|
|
int xmit_fifo_size;
|
553 |
|
|
int cor1,cor2,cor3,cor4,cor5;
|
554 |
|
|
int tbpr,tco,rbpr,rco;
|
555 |
|
|
int baud;
|
556 |
|
|
int rflow;
|
557 |
|
|
int rtsdtr_inv;
|
558 |
|
|
int chip_rev;
|
559 |
|
|
int custom_divisor;
|
560 |
|
|
int x_char; /* to be pushed out ASAP */
|
561 |
|
|
int close_delay;
|
562 |
|
|
unsigned short closing_wait;
|
563 |
|
|
unsigned long event;
|
564 |
|
|
unsigned long last_active;
|
565 |
|
|
int count; /* # of fd on device */
|
566 |
|
|
int x_break;
|
567 |
|
|
int blocked_open; /* # of blocked opens */
|
568 |
|
|
long session; /* Session of opening process */
|
569 |
|
|
long pgrp; /* pgrp of opening process */
|
570 |
|
|
unsigned char *xmit_buf;
|
571 |
|
|
int xmit_head;
|
572 |
|
|
int xmit_tail;
|
573 |
|
|
int xmit_cnt;
|
574 |
|
|
int default_threshold;
|
575 |
|
|
int default_timeout;
|
576 |
|
|
struct tq_struct tqueue;
|
577 |
|
|
struct termios normal_termios;
|
578 |
|
|
struct termios callout_termios;
|
579 |
|
|
struct wait_queue *open_wait;
|
580 |
|
|
struct wait_queue *close_wait;
|
581 |
|
|
struct wait_queue *shutdown_wait;
|
582 |
|
|
struct cyclades_monitor mon;
|
583 |
|
|
unsigned long jiffies[3];
|
584 |
|
|
unsigned long rflush_count;
|
585 |
|
|
struct cyclades_idle_stats idle_stats;
|
586 |
|
|
};
|
587 |
|
|
|
588 |
|
|
/*
|
589 |
|
|
* Events are used to schedule things to happen at timer-interrupt
|
590 |
|
|
* time, instead of at cy interrupt time.
|
591 |
|
|
*/
|
592 |
|
|
#define Cy_EVENT_READ_PROCESS 0
|
593 |
|
|
#define Cy_EVENT_WRITE_WAKEUP 1
|
594 |
|
|
#define Cy_EVENT_HANGUP 2
|
595 |
|
|
#define Cy_EVENT_BREAK 3
|
596 |
|
|
#define Cy_EVENT_OPEN_WAKEUP 4
|
597 |
|
|
#define Cy_EVENT_SHUTDOWN_WAKEUP 5
|
598 |
|
|
|
599 |
|
|
#define CLOSING_WAIT_DELAY 60*HZ
|
600 |
|
|
#define CY_CLOSING_WAIT_NONE 65535
|
601 |
|
|
#define CY_CLOSING_WAIT_INF 0
|
602 |
|
|
|
603 |
|
|
|
604 |
|
|
#define CyMAX_CHIPS_PER_CARD 8
|
605 |
|
|
#define CyMAX_CHAR_FIFO 12
|
606 |
|
|
#define CyPORTS_PER_CHIP 4
|
607 |
|
|
#define CD1400_MAX_SPEED 115200
|
608 |
|
|
|
609 |
|
|
#define CyISA_Ywin 0x2000
|
610 |
|
|
|
611 |
|
|
#define CyPCI_Ywin 0x4000
|
612 |
|
|
#define CyPCI_Yctl 0x80
|
613 |
|
|
#define CyPCI_Zctl CTRL_WINDOW_SIZE
|
614 |
|
|
#define CyPCI_Zwin 0x80000
|
615 |
|
|
#define CyPCI_Ze_win (2 * CyPCI_Zwin)
|
616 |
|
|
|
617 |
|
|
#define PCI_DEVICE_ID_MASK 0x06
|
618 |
|
|
|
619 |
|
|
/**** CD1400 registers ****/
|
620 |
|
|
|
621 |
|
|
#define CD1400_REV_G 0x46
|
622 |
|
|
#define CD1400_REV_J 0x48
|
623 |
|
|
|
624 |
|
|
#define CyRegSize 0x0400
|
625 |
|
|
#define Cy_HwReset 0x1400
|
626 |
|
|
#define Cy_ClrIntr 0x1800
|
627 |
|
|
#define Cy_EpldRev 0x1e00
|
628 |
|
|
|
629 |
|
|
/* Global Registers */
|
630 |
|
|
|
631 |
|
|
#define CyGFRCR (0x40*2)
|
632 |
|
|
#define CyRevE (44)
|
633 |
|
|
#define CyCAR (0x68*2)
|
634 |
|
|
#define CyCHAN_0 (0x00)
|
635 |
|
|
#define CyCHAN_1 (0x01)
|
636 |
|
|
#define CyCHAN_2 (0x02)
|
637 |
|
|
#define CyCHAN_3 (0x03)
|
638 |
|
|
#define CyGCR (0x4B*2)
|
639 |
|
|
#define CyCH0_SERIAL (0x00)
|
640 |
|
|
#define CyCH0_PARALLEL (0x80)
|
641 |
|
|
#define CySVRR (0x67*2)
|
642 |
|
|
#define CySRModem (0x04)
|
643 |
|
|
#define CySRTransmit (0x02)
|
644 |
|
|
#define CySRReceive (0x01)
|
645 |
|
|
#define CyRICR (0x44*2)
|
646 |
|
|
#define CyTICR (0x45*2)
|
647 |
|
|
#define CyMICR (0x46*2)
|
648 |
|
|
#define CyICR0 (0x00)
|
649 |
|
|
#define CyICR1 (0x01)
|
650 |
|
|
#define CyICR2 (0x02)
|
651 |
|
|
#define CyICR3 (0x03)
|
652 |
|
|
#define CyRIR (0x6B*2)
|
653 |
|
|
#define CyTIR (0x6A*2)
|
654 |
|
|
#define CyMIR (0x69*2)
|
655 |
|
|
#define CyIRDirEq (0x80)
|
656 |
|
|
#define CyIRBusy (0x40)
|
657 |
|
|
#define CyIRUnfair (0x20)
|
658 |
|
|
#define CyIRContext (0x1C)
|
659 |
|
|
#define CyIRChannel (0x03)
|
660 |
|
|
#define CyPPR (0x7E*2)
|
661 |
|
|
#define CyCLOCK_20_1MS (0x27)
|
662 |
|
|
#define CyCLOCK_25_1MS (0x31)
|
663 |
|
|
#define CyCLOCK_25_5MS (0xf4)
|
664 |
|
|
#define CyCLOCK_60_1MS (0x75)
|
665 |
|
|
#define CyCLOCK_60_2MS (0xea)
|
666 |
|
|
|
667 |
|
|
/* Virtual Registers */
|
668 |
|
|
|
669 |
|
|
#define CyRIVR (0x43*2)
|
670 |
|
|
#define CyTIVR (0x42*2)
|
671 |
|
|
#define CyMIVR (0x41*2)
|
672 |
|
|
#define CyIVRMask (0x07)
|
673 |
|
|
#define CyIVRRxEx (0x07)
|
674 |
|
|
#define CyIVRRxOK (0x03)
|
675 |
|
|
#define CyIVRTxOK (0x02)
|
676 |
|
|
#define CyIVRMdmOK (0x01)
|
677 |
|
|
#define CyTDR (0x63*2)
|
678 |
|
|
#define CyRDSR (0x62*2)
|
679 |
|
|
#define CyTIMEOUT (0x80)
|
680 |
|
|
#define CySPECHAR (0x70)
|
681 |
|
|
#define CyBREAK (0x08)
|
682 |
|
|
#define CyPARITY (0x04)
|
683 |
|
|
#define CyFRAME (0x02)
|
684 |
|
|
#define CyOVERRUN (0x01)
|
685 |
|
|
#define CyMISR (0x4C*2)
|
686 |
|
|
/* see CyMCOR_ and CyMSVR_ for bits*/
|
687 |
|
|
#define CyEOSRR (0x60*2)
|
688 |
|
|
|
689 |
|
|
/* Channel Registers */
|
690 |
|
|
|
691 |
|
|
#define CyLIVR (0x18*2)
|
692 |
|
|
#define CyMscsr (0x01)
|
693 |
|
|
#define CyTdsr (0x02)
|
694 |
|
|
#define CyRgdsr (0x03)
|
695 |
|
|
#define CyRedsr (0x07)
|
696 |
|
|
#define CyCCR (0x05*2)
|
697 |
|
|
/* Format 1 */
|
698 |
|
|
#define CyCHAN_RESET (0x80)
|
699 |
|
|
#define CyCHIP_RESET (0x81)
|
700 |
|
|
#define CyFlushTransFIFO (0x82)
|
701 |
|
|
/* Format 2 */
|
702 |
|
|
#define CyCOR_CHANGE (0x40)
|
703 |
|
|
#define CyCOR1ch (0x02)
|
704 |
|
|
#define CyCOR2ch (0x04)
|
705 |
|
|
#define CyCOR3ch (0x08)
|
706 |
|
|
/* Format 3 */
|
707 |
|
|
#define CySEND_SPEC_1 (0x21)
|
708 |
|
|
#define CySEND_SPEC_2 (0x22)
|
709 |
|
|
#define CySEND_SPEC_3 (0x23)
|
710 |
|
|
#define CySEND_SPEC_4 (0x24)
|
711 |
|
|
/* Format 4 */
|
712 |
|
|
#define CyCHAN_CTL (0x10)
|
713 |
|
|
#define CyDIS_RCVR (0x01)
|
714 |
|
|
#define CyENB_RCVR (0x02)
|
715 |
|
|
#define CyDIS_XMTR (0x04)
|
716 |
|
|
#define CyENB_XMTR (0x08)
|
717 |
|
|
#define CySRER (0x06*2)
|
718 |
|
|
#define CyMdmCh (0x80)
|
719 |
|
|
#define CyRxData (0x10)
|
720 |
|
|
#define CyTxRdy (0x04)
|
721 |
|
|
#define CyTxMpty (0x02)
|
722 |
|
|
#define CyNNDT (0x01)
|
723 |
|
|
#define CyCOR1 (0x08*2)
|
724 |
|
|
#define CyPARITY_NONE (0x00)
|
725 |
|
|
#define CyPARITY_0 (0x20)
|
726 |
|
|
#define CyPARITY_1 (0xA0)
|
727 |
|
|
#define CyPARITY_E (0x40)
|
728 |
|
|
#define CyPARITY_O (0xC0)
|
729 |
|
|
#define Cy_1_STOP (0x00)
|
730 |
|
|
#define Cy_1_5_STOP (0x04)
|
731 |
|
|
#define Cy_2_STOP (0x08)
|
732 |
|
|
#define Cy_5_BITS (0x00)
|
733 |
|
|
#define Cy_6_BITS (0x01)
|
734 |
|
|
#define Cy_7_BITS (0x02)
|
735 |
|
|
#define Cy_8_BITS (0x03)
|
736 |
|
|
#define CyCOR2 (0x09*2)
|
737 |
|
|
#define CyIXM (0x80)
|
738 |
|
|
#define CyTxIBE (0x40)
|
739 |
|
|
#define CyETC (0x20)
|
740 |
|
|
#define CyAUTO_TXFL (0x60)
|
741 |
|
|
#define CyLLM (0x10)
|
742 |
|
|
#define CyRLM (0x08)
|
743 |
|
|
#define CyRtsAO (0x04)
|
744 |
|
|
#define CyCtsAE (0x02)
|
745 |
|
|
#define CyDsrAE (0x01)
|
746 |
|
|
#define CyCOR3 (0x0A*2)
|
747 |
|
|
#define CySPL_CH_DRANGE (0x80) /* special character detect range */
|
748 |
|
|
#define CySPL_CH_DET1 (0x40) /* enable special character detection
|
749 |
|
|
on SCHR4-SCHR3 */
|
750 |
|
|
#define CyFL_CTRL_TRNSP (0x20) /* Flow Control Transparency */
|
751 |
|
|
#define CySPL_CH_DET2 (0x10) /* Enable special character detection
|
752 |
|
|
on SCHR2-SCHR1 */
|
753 |
|
|
#define CyREC_FIFO (0x0F) /* Receive FIFO threshold */
|
754 |
|
|
#define CyCOR4 (0x1E*2)
|
755 |
|
|
#define CyCOR5 (0x1F*2)
|
756 |
|
|
#define CyCCSR (0x0B*2)
|
757 |
|
|
#define CyRxEN (0x80)
|
758 |
|
|
#define CyRxFloff (0x40)
|
759 |
|
|
#define CyRxFlon (0x20)
|
760 |
|
|
#define CyTxEN (0x08)
|
761 |
|
|
#define CyTxFloff (0x04)
|
762 |
|
|
#define CyTxFlon (0x02)
|
763 |
|
|
#define CyRDCR (0x0E*2)
|
764 |
|
|
#define CySCHR1 (0x1A*2)
|
765 |
|
|
#define CySCHR2 (0x1B*2)
|
766 |
|
|
#define CySCHR3 (0x1C*2)
|
767 |
|
|
#define CySCHR4 (0x1D*2)
|
768 |
|
|
#define CySCRL (0x22*2)
|
769 |
|
|
#define CySCRH (0x23*2)
|
770 |
|
|
#define CyLNC (0x24*2)
|
771 |
|
|
#define CyMCOR1 (0x15*2)
|
772 |
|
|
#define CyMCOR2 (0x16*2)
|
773 |
|
|
#define CyRTPR (0x21*2)
|
774 |
|
|
#define CyMSVR1 (0x6C*2)
|
775 |
|
|
#define CyMSVR2 (0x6D*2)
|
776 |
|
|
#define CyDSR (0x80)
|
777 |
|
|
#define CyCTS (0x40)
|
778 |
|
|
#define CyRI (0x20)
|
779 |
|
|
#define CyDCD (0x10)
|
780 |
|
|
#define CyDTR (0x02)
|
781 |
|
|
#define CyRTS (0x01)
|
782 |
|
|
#define CyPVSR (0x6F*2)
|
783 |
|
|
#define CyRBPR (0x78*2)
|
784 |
|
|
#define CyRCOR (0x7C*2)
|
785 |
|
|
#define CyTBPR (0x72*2)
|
786 |
|
|
#define CyTCOR (0x76*2)
|
787 |
|
|
|
788 |
|
|
/* Custom Registers */
|
789 |
|
|
|
790 |
|
|
#define CyPLX_VER (0x3400)
|
791 |
|
|
#define PLX_9050 0x0b
|
792 |
|
|
#define PLX_9060 0x0c
|
793 |
|
|
#define PLX_9080 0x0d
|
794 |
|
|
|
795 |
|
|
/***************************************************************************/
|
796 |
|
|
|
797 |
|
|
#endif /* __KERNEL__ */
|
798 |
|
|
#endif /* _LINUX_CYCLADES_H */
|