OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [trunk/] [uclinux/] [uClinux-2.0.x/] [arch/] [or32/] [board/] [rom.ld] - Blame information for rev 1168

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 666 simons
MEMORY
2
        {
3 988 simons
        romvec : ORIGIN = 0xf0000000, LENGTH = 0x2000
4
        flash  : ORIGIN = 0xf0002000, LENGTH = 0x00800000 - 0x2000
5
        eflash : ORIGIN = 0xf0800000, LENGTH = 0
6 666 simons
        ramvec : ORIGIN = 0x00000000, LENGTH = 0x00002000
7 718 simons
        ram    : ORIGIN = 0x00002000, LENGTH = 0x00800000 - 0x2000
8
        eram   : ORIGIN = 0x00800000, LENGTH = 0
9 666 simons
        }
10
 
11
SECTIONS
12
{
13
        .romvec :
14
        {
15
        __romvec = . ;
16
        *(.romvec)
17
        } > romvec
18 743 simons
 
19 666 simons
        .text :
20
        {
21
        ___rom_start = . ;
22
        text_start = . ;
23
        *(.text)
24 852 simons
        } > flash
25
 
26 1168 csanchez
        .rodata ALIGN (8):
27 852 simons
        {
28
        *(.rodata)
29 1160 phoenix
        *(.rodata.*)
30 666 simons
        __etext = . ;
31
        } > flash
32 743 simons
 
33 1168 csanchez
        .initrd ALIGN (8):
34 666 simons
        {
35
        __initrd_start = . ;
36
        *(.initrd)
37
        __initrd_end = . ;
38
        } > flash
39 743 simons
 
40 666 simons
        .eflash :
41
        {
42
        __flashend = . ;
43
        } > eflash
44 743 simons
 
45 666 simons
        .data :
46 1168 csanchez
        AT (( ADDR (.initrd) + SIZEOF (.initrd) + 8 - 1) & ~(8 - 1))
47 666 simons
        {
48 988 simons
        __ramstart = . ;
49 666 simons
        __sdata = . ;
50
        ___data_start = . ;
51
        *(.data)
52
        __edata = . ;
53
        __end_data = . ;
54
        __data_end = . ;
55
        edata = ALIGN( 0x10 ) ;
56
        } > ram
57 1168 csanchez
        ___data_rom_start = LOADADDR (.data);
58 743 simons
 
59 1168 csanchez
        .bss ALIGN (0x10):
60 666 simons
        {
61 1168 csanchez
        __sbss = . ;
62
        ___bss_start = . ;
63 666 simons
        *(.bss)
64
        *(COMMON)
65
        __ebss = . ;
66
        ___bss_end = . ;
67
        end = ALIGN( 0x10 ) ;
68
        __end = ALIGN( 0x10 ) ;
69
        } > ram
70 743 simons
 
71 666 simons
        .ramvec :
72 1168 csanchez
        AT ( LOADADDR (.data) + SIZEOF (.data))
73 666 simons
        {
74
        __ramvec_start = . ;
75
        *(.ramvec)
76
        __ramvec_end = . ;
77
        } > ramvec
78 743 simons
 
79 666 simons
        .eram :
80
        {
81
        __ramend = . ;
82
        } > eram
83
}

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.