OpenCores
URL https://opencores.org/ocsvn/or1k_old/or1k_old/trunk

Subversion Repositories or1k_old

[/] [or1k_old/] [trunk/] [orp/] [orp_soc/] [rtl/] [verilog/] [uart16550.old/] [uart_debug_if.v] - Blame information for rev 746

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 746 lampret
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  uart_debug_if.v                                             ////
4
////                                                              ////
5
////                                                              ////
6
////  This file is part of the "UART 16550 compatible" project    ////
7
////  http://www.opencores.org/cores/uart16550/                   ////
8
////                                                              ////
9
////  Documentation related to this project:                      ////
10
////  - http://www.opencores.org/cores/uart16550/                 ////
11
////                                                              ////
12
////  Projects compatibility:                                     ////
13
////  - WISHBONE                                                  ////
14
////  RS232 Protocol                                              ////
15
////  16550D uart (mostly supported)                              ////
16
////                                                              ////
17
////  Overview (main Features):                                   ////
18
////  UART core debug interface.                                  ////
19
////                                                              ////
20
////  Author(s):                                                  ////
21
////      - gorban@opencores.org                                  ////
22
////      - Jacob Gorban                                          ////
23
////                                                              ////
24
////  Created:        2001/12/02                                  ////
25
////                  (See log for the revision history)          ////
26
////                                                              ////
27
//////////////////////////////////////////////////////////////////////
28
////                                                              ////
29
//// Copyright (C) 2000, 2001 Authors                             ////
30
////                                                              ////
31
//// This source file may be used and distributed without         ////
32
//// restriction provided that this copyright statement is not    ////
33
//// removed from the file and that any derivative work contains  ////
34
//// the original copyright notice and the associated disclaimer. ////
35
////                                                              ////
36
//// This source file is free software; you can redistribute it   ////
37
//// and/or modify it under the terms of the GNU Lesser General   ////
38
//// Public License as published by the Free Software Foundation; ////
39
//// either version 2.1 of the License, or (at your option) any   ////
40
//// later version.                                               ////
41
////                                                              ////
42
//// This source is distributed in the hope that it will be       ////
43
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
44
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
45
//// PURPOSE.  See the GNU Lesser General Public License for more ////
46
//// details.                                                     ////
47
////                                                              ////
48
//// You should have received a copy of the GNU Lesser General    ////
49
//// Public License along with this source; if not, download it   ////
50
//// from http://www.opencores.org/lgpl.shtml                     ////
51
////                                                              ////
52
//////////////////////////////////////////////////////////////////////
53
//
54
// CVS Revision History
55
//
56
// $Log: not supported by cvs2svn $
57
// Revision 1.3  2001/12/19 08:40:03  mohor
58
// Warnings fixed (unused signals removed).
59
//
60
// Revision 1.2  2001/12/12 22:17:30  gorban
61
// some synthesis bugs fixed
62
//
63
// Revision 1.1  2001/12/04 21:14:16  gorban
64
// committed the debug interface file
65
//
66
 
67
// synopsys translate_off
68
`include "timescale.v"
69
// synopsys translate_on
70
 
71
`include "uart_defines.v"
72
 
73
module uart_debug_if (/*AUTOARG*/
74
// Outputs
75
wb_dat32_o,
76
// Inputs
77
wb_adr_i, ier, iir, fcr, mcr, lcr, msr,
78
lsr, rf_count, tf_count, tstate, rstate
79
) ;
80
 
81
input [`UART_ADDR_WIDTH-1:0]             wb_adr_i;
82
output [31:0]                                                    wb_dat32_o;
83
input [3:0]                                                      ier;
84
input [3:0]                                                      iir;
85
input [1:0]                                                      fcr;  /// bits 7 and 6 of fcr. Other bits are ignored
86
input [4:0]                                                      mcr;
87
input [7:0]                                                      lcr;
88
input [7:0]                                                      msr;
89
input [7:0]                                                      lsr;
90
input [`UART_FIFO_COUNTER_W-1:0] rf_count;
91
input [`UART_FIFO_COUNTER_W-1:0] tf_count;
92
input [2:0]                                                      tstate;
93
input [3:0]                                                      rstate;
94
 
95
 
96
wire [`UART_ADDR_WIDTH-1:0]              wb_adr_i;
97
reg [31:0]                                                               wb_dat32_o;
98
 
99
always @(/*AUTOSENSE*/fcr or ier or iir or lcr or lsr or mcr or msr
100
                        or rf_count or rstate or tf_count or tstate or wb_adr_i)
101
        case (wb_adr_i)
102
                                      // 8 + 8 + 4 + 4 + 8
103
                5'b01000: wb_dat32_o = {msr,lcr,iir,ier,lsr};
104
                               // 5 + 2 + 5 + 4 + 5 + 3
105
                5'b01100: wb_dat32_o = {8'b0, fcr,mcr, rf_count, rstate, tf_count, tstate};
106
                default: wb_dat32_o = 0;
107
        endcase // case(wb_adr_i)
108
 
109
endmodule // uart_debug_if
110
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.