1 |
783 |
lampret |
+libext+.v
|
2 |
|
|
+access+wr
|
3 |
|
|
+overwrite
|
4 |
|
|
+mess
|
5 |
|
|
+tcl+sim.tcl
|
6 |
|
|
+max_err_count+2
|
7 |
|
|
|
8 |
|
|
//
|
9 |
|
|
// Test bench files
|
10 |
|
|
//
|
11 |
|
|
+incdir+../../bench/verilog
|
12 |
|
|
../../bench/verilog/xess_top.v
|
13 |
|
|
../../bench/verilog/or1200_monitor.v
|
14 |
|
|
// ../../bench/verilog/sram_init.v
|
15 |
|
|
// ../../bench/verilog/dbg_comm.v
|
16 |
|
|
../../bench/verilog/xcv_glbl.v
|
17 |
|
|
|
18 |
|
|
//
|
19 |
|
|
// Models
|
20 |
|
|
//
|
21 |
|
|
../../bench/models/512Kx8.v
|
22 |
|
|
../../bench/models/vga_model.v
|
23 |
|
|
../../bench/models/codec_model.v
|
24 |
|
|
+incdir+../../bench/models/28f016s3
|
25 |
|
|
../../bench/models/28f016s3/bwsvff.v
|
26 |
|
|
../../bench/verilog/dbg_if_model.v
|
27 |
|
|
../../bench/verilog/wb_master.v
|
28 |
|
|
|
29 |
|
|
//
|
30 |
|
|
// RTL files (top)
|
31 |
|
|
//
|
32 |
|
|
+incdir+../../rtl/verilog
|
33 |
951 |
lampret |
../../rtl/verilog/xsv_fpga_top.v
|
34 |
783 |
lampret |
../../rtl/verilog/tc_top.v
|
35 |
951 |
lampret |
../../rtl/verilog/tdm_slave_if.v
|
36 |
783 |
lampret |
|
37 |
|
|
//
|
38 |
|
|
// RTL files (audio)
|
39 |
|
|
//
|
40 |
|
|
+incdir+../../rtl/verilog/audio
|
41 |
|
|
../../rtl/verilog/audio/audio_codec_if.v
|
42 |
|
|
../../rtl/verilog/audio/audio_top.v
|
43 |
|
|
../../rtl/verilog/audio/audio_wb_if.v
|
44 |
|
|
../../rtl/verilog/audio/fifo_4095_16.v
|
45 |
|
|
../../rtl/verilog/audio/fifo_empty_16.v
|
46 |
|
|
|
47 |
|
|
//
|
48 |
|
|
// RTL files (mem_if)
|
49 |
|
|
//
|
50 |
|
|
+incdir+../../rtl/verilog/mem_if
|
51 |
|
|
../../rtl/verilog/mem_if/flash_top.v
|
52 |
|
|
../../rtl/verilog/mem_if/sram_top.v
|
53 |
|
|
|
54 |
|
|
//
|
55 |
|
|
// RTL files (dbg_interface)
|
56 |
|
|
//
|
57 |
|
|
+incdir+../../rtl/verilog/dbg_interface
|
58 |
|
|
../../rtl/verilog/dbg_interface/dbg_crc8_d1.v
|
59 |
|
|
../../rtl/verilog/dbg_interface/dbg_defines.v
|
60 |
|
|
../../rtl/verilog/dbg_interface/dbg_register.v
|
61 |
|
|
../../rtl/verilog/dbg_interface/dbg_registers.v
|
62 |
|
|
../../rtl/verilog/dbg_interface/dbg_sync_clk1_clk2.v
|
63 |
|
|
../../rtl/verilog/dbg_interface/dbg_top.v
|
64 |
|
|
../../rtl/verilog/dbg_interface/dbg_trace.v
|
65 |
|
|
|
66 |
|
|
//
|
67 |
|
|
// RTL files (ssvga)
|
68 |
|
|
//
|
69 |
|
|
+incdir+../../rtl/verilog/ssvga
|
70 |
|
|
../../rtl/verilog/ssvga/crtc_iob.v
|
71 |
|
|
../../rtl/verilog/ssvga/ssvga_crtc.v
|
72 |
|
|
../../rtl/verilog/ssvga/ssvga_defines.v
|
73 |
|
|
../../rtl/verilog/ssvga/ssvga_fifo.v
|
74 |
|
|
../../rtl/verilog/ssvga/ssvga_top.v
|
75 |
|
|
../../rtl/verilog/ssvga/ssvga_wbm_if.v
|
76 |
|
|
../../rtl/verilog/ssvga/ssvga_wbs_if.v
|
77 |
|
|
|
78 |
|
|
//
|
79 |
|
|
// RTL files (ethernet)
|
80 |
|
|
//
|
81 |
|
|
+incdir+../../rtl/verilog/ethernet
|
82 |
|
|
../../rtl/verilog/ethernet/eth_clockgen.v
|
83 |
|
|
../../rtl/verilog/ethernet/eth_crc.v
|
84 |
|
|
../../rtl/verilog/ethernet/eth_fifo.v
|
85 |
|
|
../../rtl/verilog/ethernet/eth_maccontrol.v
|
86 |
|
|
../../rtl/verilog/ethernet/eth_macstatus.v
|
87 |
|
|
../../rtl/verilog/ethernet/eth_miim.v
|
88 |
|
|
../../rtl/verilog/ethernet/eth_outputcontrol.v
|
89 |
|
|
../../rtl/verilog/ethernet/eth_random.v
|
90 |
|
|
../../rtl/verilog/ethernet/eth_receivecontrol.v
|
91 |
|
|
../../rtl/verilog/ethernet/eth_register.v
|
92 |
|
|
../../rtl/verilog/ethernet/eth_registers.v
|
93 |
|
|
../../rtl/verilog/ethernet/eth_rxaddrcheck.v
|
94 |
|
|
../../rtl/verilog/ethernet/eth_rxcounters.v
|
95 |
|
|
../../rtl/verilog/ethernet/eth_rxethmac.v
|
96 |
|
|
../../rtl/verilog/ethernet/eth_rxstatem.v
|
97 |
|
|
../../rtl/verilog/ethernet/eth_shiftreg.v
|
98 |
|
|
../../rtl/verilog/ethernet/eth_transmitcontrol.v
|
99 |
|
|
../../rtl/verilog/ethernet/eth_txcounters.v
|
100 |
|
|
../../rtl/verilog/ethernet/eth_txethmac.v
|
101 |
|
|
../../rtl/verilog/ethernet/eth_txstatem.v
|
102 |
|
|
../../rtl/verilog/ethernet/eth_wishbone.v
|
103 |
961 |
lampret |
../../rtl/verilog/ethernet/eth_spram_256x32.v
|
104 |
783 |
lampret |
../../rtl/verilog/ethernet/eth_top.v
|
105 |
|
|
|
106 |
|
|
//
|
107 |
|
|
// RTL files (uart16550)
|
108 |
|
|
//
|
109 |
|
|
+incdir+../../rtl/verilog/uart16550
|
110 |
961 |
lampret |
../../rtl/verilog/uart16550/raminfr.v
|
111 |
783 |
lampret |
../../rtl/verilog/uart16550/uart_debug_if.v
|
112 |
961 |
lampret |
../../rtl/verilog/uart16550/uart_tfifo.v
|
113 |
|
|
../../rtl/verilog/uart16550/uart_rfifo.v
|
114 |
783 |
lampret |
../../rtl/verilog/uart16550/uart_receiver.v
|
115 |
|
|
../../rtl/verilog/uart16550/uart_regs.v
|
116 |
|
|
../../rtl/verilog/uart16550/uart_transmitter.v
|
117 |
|
|
../../rtl/verilog/uart16550/uart_wb.v
|
118 |
|
|
../../rtl/verilog/uart16550/uart_top.v
|
119 |
|
|
|
120 |
|
|
//
|
121 |
|
|
// RTL files (ps2)
|
122 |
|
|
//
|
123 |
|
|
+incdir+../../rtl/verilog/ps2
|
124 |
|
|
../../rtl/verilog/ps2/ps2_io_ctrl.v
|
125 |
|
|
../../rtl/verilog/ps2/ps2_keyboard.v
|
126 |
|
|
../../rtl/verilog/ps2/ps2_translation_table.v
|
127 |
|
|
../../rtl/verilog/ps2/ps2_wb_if.v
|
128 |
|
|
../../rtl/verilog/ps2/ps2_top.v
|
129 |
|
|
|
130 |
|
|
//
|
131 |
|
|
// RTL files (or1200)
|
132 |
|
|
//
|
133 |
|
|
+incdir+../../rtl/verilog/or1200
|
134 |
1271 |
lampret |
../../rtl/verilog/or1200/or1200_iwb_biu.v
|
135 |
783 |
lampret |
../../rtl/verilog/or1200/or1200_wb_biu.v
|
136 |
|
|
../../rtl/verilog/or1200/or1200_ctrl.v
|
137 |
|
|
../../rtl/verilog/or1200/or1200_cpu.v
|
138 |
|
|
../../rtl/verilog/or1200/or1200_rf.v
|
139 |
1137 |
lampret |
../../rtl/verilog/or1200/or1200_rfram_generic.v
|
140 |
783 |
lampret |
../../rtl/verilog/or1200/or1200_alu.v
|
141 |
|
|
../../rtl/verilog/or1200/or1200_lsu.v
|
142 |
|
|
../../rtl/verilog/or1200/or1200_operandmuxes.v
|
143 |
|
|
../../rtl/verilog/or1200/or1200_wbmux.v
|
144 |
|
|
../../rtl/verilog/or1200/or1200_genpc.v
|
145 |
|
|
../../rtl/verilog/or1200/or1200_if.v
|
146 |
|
|
../../rtl/verilog/or1200/or1200_freeze.v
|
147 |
|
|
../../rtl/verilog/or1200/or1200_sprs.v
|
148 |
|
|
../../rtl/verilog/or1200/or1200_top.v
|
149 |
|
|
../../rtl/verilog/or1200/or1200_pic.v
|
150 |
|
|
../../rtl/verilog/or1200/or1200_pm.v
|
151 |
|
|
../../rtl/verilog/or1200/or1200_tt.v
|
152 |
|
|
../../rtl/verilog/or1200/or1200_except.v
|
153 |
|
|
../../rtl/verilog/or1200/or1200_dc_top.v
|
154 |
|
|
../../rtl/verilog/or1200/or1200_dc_fsm.v
|
155 |
|
|
../../rtl/verilog/or1200/or1200_reg2mem.v
|
156 |
|
|
../../rtl/verilog/or1200/or1200_mem2reg.v
|
157 |
|
|
../../rtl/verilog/or1200/or1200_dc_tag.v
|
158 |
|
|
../../rtl/verilog/or1200/or1200_dc_ram.v
|
159 |
|
|
../../rtl/verilog/or1200/or1200_ic_top.v
|
160 |
|
|
../../rtl/verilog/or1200/or1200_ic_fsm.v
|
161 |
|
|
../../rtl/verilog/or1200/or1200_ic_tag.v
|
162 |
|
|
../../rtl/verilog/or1200/or1200_ic_ram.v
|
163 |
|
|
../../rtl/verilog/or1200/or1200_immu_top.v
|
164 |
|
|
../../rtl/verilog/or1200/or1200_immu_tlb.v
|
165 |
|
|
../../rtl/verilog/or1200/or1200_dmmu_top.v
|
166 |
|
|
../../rtl/verilog/or1200/or1200_dmmu_tlb.v
|
167 |
|
|
../../rtl/verilog/or1200/or1200_amultp2_32x32.v
|
168 |
|
|
../../rtl/verilog/or1200/or1200_gmultp2_32x32.v
|
169 |
|
|
../../rtl/verilog/or1200/or1200_cfgr.v
|
170 |
|
|
../../rtl/verilog/or1200/or1200_du.v
|
171 |
976 |
lampret |
../../rtl/verilog/or1200/or1200_sb.v
|
172 |
|
|
../../rtl/verilog/or1200/or1200_sb_fifo.v
|
173 |
783 |
lampret |
../../rtl/verilog/or1200/or1200_mult_mac.v
|
174 |
1271 |
lampret |
../../rtl/verilog/or1200/or1200_qmem_top.v
|
175 |
783 |
lampret |
../../rtl/verilog/or1200/or1200_dpram_32x32.v
|
176 |
|
|
../../rtl/verilog/or1200/or1200_spram_2048x32.v
|
177 |
1271 |
lampret |
../../rtl/verilog/or1200/or1200_spram_2048x32_bw.v
|
178 |
783 |
lampret |
../../rtl/verilog/or1200/or1200_spram_2048x8.v
|
179 |
|
|
../../rtl/verilog/or1200/or1200_spram_512x20.v
|
180 |
|
|
../../rtl/verilog/or1200/or1200_spram_256x21.v
|
181 |
|
|
../../rtl/verilog/or1200/or1200_spram_1024x8.v
|
182 |
|
|
../../rtl/verilog/or1200/or1200_spram_1024x32.v
|
183 |
1271 |
lampret |
../../rtl/verilog/or1200/or1200_spram_1024x32_bw.v
|
184 |
783 |
lampret |
../../rtl/verilog/or1200/or1200_spram_64x14.v
|
185 |
|
|
../../rtl/verilog/or1200/or1200_spram_64x22.v
|
186 |
|
|
../../rtl/verilog/or1200/or1200_spram_64x24.v
|
187 |
|
|
../../rtl/verilog/or1200/or1200_xcv_ram32x8d.v
|
188 |
|
|
|
189 |
|
|
//
|
190 |
|
|
// Library files
|
191 |
|
|
//
|
192 |
|
|
+incdir+../../lib/xilinx/coregen
|
193 |
|
|
../../lib/xilinx/coregen/XilinxCoreLib/async_fifo_v3_0.v
|
194 |
|
|
+incdir+../../lib/xilinx/unisims
|
195 |
|
|
../../lib/xilinx/unisims/RAMB4_S16.v
|
196 |
|
|
../../lib/xilinx/unisims/RAMB4_S8.v
|
197 |
|
|
../../lib/xilinx/unisims/RAMB4_S4.v
|
198 |
|
|
../../lib/xilinx/unisims/RAMB4_S2.v
|
199 |
|
|
../../lib/xilinx/unisims/RAMB4_S16_S16.v
|
200 |
|
|
../../lib/xilinx/unisims/RAM32X1D.v
|
201 |
|
|
../../lib/xilinx/unisims/RAMB4_S8_S16.v
|
202 |
|
|
../../lib/xilinx/unisims/IBUFG.v
|
203 |
|
|
../../lib/xilinx/unisims/BUFG.v
|
204 |
|
|
../../lib/xilinx/unisims/CLKDLL.v
|
205 |
1137 |
lampret |
+incdir+../../lib/altera
|
206 |
|
|
../../lib/altera/220model.v
|