OpenCores
URL https://opencores.org/ocsvn/or1k_old/or1k_old/trunk

Subversion Repositories or1k_old

[/] [or1k_old/] [trunk/] [rc203soc/] [rtl/] [verilog/] [uart16550/] [rtl/] [verilog/] [uart_defines.v] - Blame information for rev 1782

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 1327 jcastillo
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  uart_defines.v                                              ////
4
////                                                              ////
5
////                                                              ////
6
////  This file is part of the "UART 16550 compatible" project    ////
7
////  http://www.opencores.org/cores/uart16550/                   ////
8
////                                                              ////
9
////  Documentation related to this project:                      ////
10
////  - http://www.opencores.org/cores/uart16550/                 ////
11
////                                                              ////
12
////  Projects compatibility:                                     ////
13
////  - WISHBONE                                                  ////
14
////  RS232 Protocol                                              ////
15
////  16550D uart (mostly supported)                              ////
16
////                                                              ////
17
////  Overview (main Features):                                   ////
18
////  Defines of the Core                                         ////
19
////                                                              ////
20
////  Known problems (limits):                                    ////
21
////  None                                                        ////
22
////                                                              ////
23
////  To Do:                                                      ////
24
////  Nothing.                                                    ////
25
////                                                              ////
26
////  Author(s):                                                  ////
27
////      - gorban@opencores.org                                  ////
28
////      - Jacob Gorban                                          ////
29
////      - Igor Mohor (igorm@opencores.org)                      ////
30
////                                                              ////
31
////  Created:        2001/05/12                                  ////
32
////  Last Updated:   2001/05/17                                  ////
33
////                  (See log for the revision history)          ////
34
////                                                              ////
35
////                                                              ////
36
//////////////////////////////////////////////////////////////////////
37
////                                                              ////
38
//// Copyright (C) 2000, 2001 Authors                             ////
39
////                                                              ////
40
//// This source file may be used and distributed without         ////
41
//// restriction provided that this copyright statement is not    ////
42
//// removed from the file and that any derivative work contains  ////
43
//// the original copyright notice and the associated disclaimer. ////
44
////                                                              ////
45
//// This source file is free software; you can redistribute it   ////
46
//// and/or modify it under the terms of the GNU Lesser General   ////
47
//// Public License as published by the Free Software Foundation; ////
48
//// either version 2.1 of the License, or (at your option) any   ////
49
//// later version.                                               ////
50
////                                                              ////
51
//// This source is distributed in the hope that it will be       ////
52
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
53
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
54
//// PURPOSE.  See the GNU Lesser General Public License for more ////
55
//// details.                                                     ////
56
////                                                              ////
57
//// You should have received a copy of the GNU Lesser General    ////
58
//// Public License along with this source; if not, download it   ////
59
//// from http://www.opencores.org/lgpl.shtml                     ////
60
////                                                              ////
61
//////////////////////////////////////////////////////////////////////
62
//
63
// CVS Revision History
64
//
65
// $Log: not supported by cvs2svn $
66
// Revision 1.14  2003/09/12 07:26:58  dries
67
// adjusted comment + define
68
//
69
// Revision 1.13  2003/06/11 16:37:47  gorban
70
// This fixes errors in some cases when data is being read and put to the FIFO at the same time. Patch is submitted by Scott Furman. Update is very recommended.
71
//
72
// Revision 1.12  2002/07/22 23:02:23  gorban
73
// Bug Fixes:
74
//  * Possible loss of sync and bad reception of stop bit on slow baud rates fixed.
75
//   Problem reported by Kenny.Tung.
76
//  * Bad (or lack of ) loopback handling fixed. Reported by Cherry Withers.
77
//
78
// Improvements:
79
//  * Made FIFO's as general inferrable memory where possible.
80
//  So on FPGA they should be inferred as RAM (Distributed RAM on Xilinx).
81
//  This saves about 1/3 of the Slice count and reduces P&R and synthesis times.
82
//
83
//  * Added optional baudrate output (baud_o).
84
//  This is identical to BAUDOUT* signal on 16550 chip.
85
//  It outputs 16xbit_clock_rate - the divided clock.
86
//  It's disabled by default. Define UART_HAS_BAUDRATE_OUTPUT to use.
87
//
88
// Revision 1.10  2001/12/11 08:55:40  mohor
89
// Scratch register define added.
90
//
91
// Revision 1.9  2001/12/03 21:44:29  gorban
92
// Updated specification documentation.
93
// Added full 32-bit data bus interface, now as default.
94
// Address is 5-bit wide in 32-bit data bus mode.
95
// Added wb_sel_i input to the core. It's used in the 32-bit mode.
96
// Added debug interface with two 32-bit read-only registers in 32-bit mode.
97
// Bits 5 and 6 of LSR are now only cleared on TX FIFO write.
98
// My small test bench is modified to work with 32-bit mode.
99
//
100
// Revision 1.8  2001/11/26 21:38:54  gorban
101
// Lots of fixes:
102
// Break condition wasn't handled correctly at all.
103
// LSR bits could lose their values.
104
// LSR value after reset was wrong.
105
// Timing of THRE interrupt signal corrected.
106
// LSR bit 0 timing corrected.
107
//
108
// Revision 1.7  2001/08/24 21:01:12  mohor
109
// Things connected to parity changed.
110
// Clock devider changed.
111
//
112
// Revision 1.6  2001/08/23 16:05:05  mohor
113
// Stop bit bug fixed.
114
// Parity bug fixed.
115
// WISHBONE read cycle bug fixed,
116
// OE indicator (Overrun Error) bug fixed.
117
// PE indicator (Parity Error) bug fixed.
118
// Register read bug fixed.
119
//
120
// Revision 1.5  2001/05/31 20:08:01  gorban
121
// FIFO changes and other corrections.
122
//
123
// Revision 1.4  2001/05/21 19:12:02  gorban
124
// Corrected some Linter messages.
125
//
126
// Revision 1.3  2001/05/17 18:34:18  gorban
127
// First 'stable' release. Should be sythesizable now. Also added new header.
128
//
129
// Revision 1.0  2001-05-17 21:27:11+02  jacob
130
// Initial revision
131
//
132
//
133
 
134
// remove comments to restore to use the new version with 8 data bit interface
135
// in 32bit-bus mode, the wb_sel_i signal is used to put data in correct place
136
// also, in 8-bit version there'll be no debugging features included
137
// CAUTION: doesn't work with current version of OR1200
138
//`define DATA_BUS_WIDTH_8
139
 
140
`ifdef DATA_BUS_WIDTH_8
141
 `define UART_ADDR_WIDTH 3
142
 `define UART_DATA_WIDTH 8
143
`else
144
 `define UART_ADDR_WIDTH 5
145
 `define UART_DATA_WIDTH 32
146
`endif
147
 
148
// Uncomment this if you want your UART to have
149
// 16xBaudrate output port.
150
// If defined, the enable signal will be used to drive baudrate_o signal
151
// It's frequency is 16xbaudrate
152
 
153
// `define UART_HAS_BAUDRATE_OUTPUT
154
 
155
// Register addresses
156
`define UART_REG_RB     `UART_ADDR_WIDTH'd0     // receiver buffer
157
`define UART_REG_TR  `UART_ADDR_WIDTH'd0        // transmitter
158
`define UART_REG_IE     `UART_ADDR_WIDTH'd1     // Interrupt enable
159
`define UART_REG_II  `UART_ADDR_WIDTH'd2        // Interrupt identification
160
`define UART_REG_FC  `UART_ADDR_WIDTH'd2        // FIFO control
161
`define UART_REG_LC     `UART_ADDR_WIDTH'd3     // Line Control
162
`define UART_REG_MC     `UART_ADDR_WIDTH'd4     // Modem control
163
`define UART_REG_LS  `UART_ADDR_WIDTH'd5        // Line status
164
`define UART_REG_MS  `UART_ADDR_WIDTH'd6        // Modem status
165
`define UART_REG_SR  `UART_ADDR_WIDTH'd7        // Scratch register
166
`define UART_REG_DL1    `UART_ADDR_WIDTH'd0     // Divisor latch bytes (1-2)
167
`define UART_REG_DL2    `UART_ADDR_WIDTH'd1
168
 
169
// Interrupt Enable register bits
170
`define UART_IE_RDA     0        // Received Data available interrupt
171
`define UART_IE_THRE    1       // Transmitter Holding Register empty interrupt
172
`define UART_IE_RLS     2       // Receiver Line Status Interrupt
173
`define UART_IE_MS      3       // Modem Status Interrupt
174
 
175
// Interrupt Identification register bits
176
`define UART_II_IP      0        // Interrupt pending when 0
177
`define UART_II_II      3:1     // Interrupt identification
178
 
179
// Interrupt identification values for bits 3:1
180
`define UART_II_RLS     3'b011  // Receiver Line Status
181
`define UART_II_RDA     3'b010  // Receiver Data available
182
`define UART_II_TI      3'b110  // Timeout Indication
183
`define UART_II_THRE    3'b001  // Transmitter Holding Register empty
184
`define UART_II_MS      3'b000  // Modem Status
185
 
186
// FIFO Control Register bits
187
`define UART_FC_TL      1:0      // Trigger level
188
 
189
// FIFO trigger level values
190
`define UART_FC_1               2'b00
191
`define UART_FC_4               2'b01
192
`define UART_FC_8               2'b10
193
`define UART_FC_14      2'b11
194
 
195
// Line Control register bits
196
`define UART_LC_BITS    1:0      // bits in character
197
`define UART_LC_SB      2       // stop bits
198
`define UART_LC_PE      3       // parity enable
199
`define UART_LC_EP      4       // even parity
200
`define UART_LC_SP      5       // stick parity
201
`define UART_LC_BC      6       // Break control
202
`define UART_LC_DL      7       // Divisor Latch access bit
203
 
204
// Modem Control register bits
205
`define UART_MC_DTR     0
206
`define UART_MC_RTS     1
207
`define UART_MC_OUT1    2
208
`define UART_MC_OUT2    3
209
`define UART_MC_LB      4       // Loopback mode
210
 
211
// Line Status Register bits
212
`define UART_LS_DR      0        // Data ready
213
`define UART_LS_OE      1       // Overrun Error
214
`define UART_LS_PE      2       // Parity Error
215
`define UART_LS_FE      3       // Framing Error
216
`define UART_LS_BI      4       // Break interrupt
217
`define UART_LS_TFE     5       // Transmit FIFO is empty
218
`define UART_LS_TE      6       // Transmitter Empty indicator
219
`define UART_LS_EI      7       // Error indicator
220
 
221
// Modem Status Register bits
222
`define UART_MS_DCTS    0        // Delta signals
223
`define UART_MS_DDSR    1
224
`define UART_MS_TERI    2
225
`define UART_MS_DDCD    3
226
`define UART_MS_CCTS    4       // Complement signals
227
`define UART_MS_CDSR    5
228
`define UART_MS_CRI     6
229
`define UART_MS_CDCD    7
230
 
231
// FIFO parameter defines
232
 
233
`define UART_FIFO_WIDTH 8
234
`define UART_FIFO_DEPTH 16
235
`define UART_FIFO_POINTER_W     4
236
`define UART_FIFO_COUNTER_W     5
237
// receiver fifo has width 11 because it has break, parity and framing error bits
238
`define UART_FIFO_REC_WIDTH  11
239
 
240
 
241
`define VERBOSE_WB  0           // All activity on the WISHBONE is recorded
242
`define VERBOSE_LINE_STATUS 0   // Details about the lsr (line status register)
243
`define FAST_TEST   1           // 64/1024 packets are sent
244
 
245
 
246
 
247
 
248
 
249
 
250
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.