OpenCores
URL https://opencores.org/ocsvn/or1k_old/or1k_old/trunk

Subversion Repositories or1k_old

[/] [or1k_old/] [trunk/] [rc203soc/] [rtl/] [verilog/] [uart16550/] [rtl/] [verilog/] [uart_transmitter.v] - Blame information for rev 1782

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 1327 jcastillo
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  uart_transmitter.v                                          ////
4
////                                                              ////
5
////                                                              ////
6
////  This file is part of the "UART 16550 compatible" project    ////
7
////  http://www.opencores.org/cores/uart16550/                   ////
8
////                                                              ////
9
////  Documentation related to this project:                      ////
10
////  - http://www.opencores.org/cores/uart16550/                 ////
11
////                                                              ////
12
////  Projects compatibility:                                     ////
13
////  - WISHBONE                                                  ////
14
////  RS232 Protocol                                              ////
15
////  16550D uart (mostly supported)                              ////
16
////                                                              ////
17
////  Overview (main Features):                                   ////
18
////  UART core transmitter logic                                 ////
19
////                                                              ////
20
////  Known problems (limits):                                    ////
21
////  None known                                                  ////
22
////                                                              ////
23
////  To Do:                                                      ////
24
////  Thourough testing.                                          ////
25
////                                                              ////
26
////  Author(s):                                                  ////
27
////      - gorban@opencores.org                                  ////
28
////      - Jacob Gorban                                          ////
29
////      - Igor Mohor (igorm@opencores.org)                      ////
30
////                                                              ////
31
////  Created:        2001/05/12                                  ////
32
////  Last Updated:   2001/05/17                                  ////
33
////                  (See log for the revision history)          ////
34
////                                                              ////
35
////                                                              ////
36
//////////////////////////////////////////////////////////////////////
37
////                                                              ////
38
//// Copyright (C) 2000, 2001 Authors                             ////
39
////                                                              ////
40
//// This source file may be used and distributed without         ////
41
//// restriction provided that this copyright statement is not    ////
42
//// removed from the file and that any derivative work contains  ////
43
//// the original copyright notice and the associated disclaimer. ////
44
////                                                              ////
45
//// This source file is free software; you can redistribute it   ////
46
//// and/or modify it under the terms of the GNU Lesser General   ////
47
//// Public License as published by the Free Software Foundation; ////
48
//// either version 2.1 of the License, or (at your option) any   ////
49
//// later version.                                               ////
50
////                                                              ////
51
//// This source is distributed in the hope that it will be       ////
52
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
53
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
54
//// PURPOSE.  See the GNU Lesser General Public License for more ////
55
//// details.                                                     ////
56
////                                                              ////
57
//// You should have received a copy of the GNU Lesser General    ////
58
//// Public License along with this source; if not, download it   ////
59
//// from http://www.opencores.org/lgpl.shtml                     ////
60
////                                                              ////
61
//////////////////////////////////////////////////////////////////////
62
//
63
// CVS Revision History
64
//
65
// $Log: not supported by cvs2svn $
66
// Revision 1.19  2002/07/29 21:16:18  gorban
67
// The uart_defines.v file is included again in sources.
68
//
69
// Revision 1.18  2002/07/22 23:02:23  gorban
70
// Bug Fixes:
71
//  * Possible loss of sync and bad reception of stop bit on slow baud rates fixed.
72
//   Problem reported by Kenny.Tung.
73
//  * Bad (or lack of ) loopback handling fixed. Reported by Cherry Withers.
74
//
75
// Improvements:
76
//  * Made FIFO's as general inferrable memory where possible.
77
//  So on FPGA they should be inferred as RAM (Distributed RAM on Xilinx).
78
//  This saves about 1/3 of the Slice count and reduces P&R and synthesis times.
79
//
80
//  * Added optional baudrate output (baud_o).
81
//  This is identical to BAUDOUT* signal on 16550 chip.
82
//  It outputs 16xbit_clock_rate - the divided clock.
83
//  It's disabled by default. Define UART_HAS_BAUDRATE_OUTPUT to use.
84
//
85
// Revision 1.16  2002/01/08 11:29:40  mohor
86
// tf_pop was too wide. Now it is only 1 clk cycle width.
87
//
88
// Revision 1.15  2001/12/17 14:46:48  mohor
89
// overrun signal was moved to separate block because many sequential lsr
90
// reads were preventing data from being written to rx fifo.
91
// underrun signal was not used and was removed from the project.
92
//
93
// Revision 1.14  2001/12/03 21:44:29  gorban
94
// Updated specification documentation.
95
// Added full 32-bit data bus interface, now as default.
96
// Address is 5-bit wide in 32-bit data bus mode.
97
// Added wb_sel_i input to the core. It's used in the 32-bit mode.
98
// Added debug interface with two 32-bit read-only registers in 32-bit mode.
99
// Bits 5 and 6 of LSR are now only cleared on TX FIFO write.
100
// My small test bench is modified to work with 32-bit mode.
101
//
102
// Revision 1.13  2001/11/08 14:54:23  mohor
103
// Comments in Slovene language deleted, few small fixes for better work of
104
// old tools. IRQs need to be fix.
105
//
106
// Revision 1.12  2001/11/07 17:51:52  gorban
107
// Heavily rewritten interrupt and LSR subsystems.
108
// Many bugs hopefully squashed.
109
//
110
// Revision 1.11  2001/10/29 17:00:46  gorban
111
// fixed parity sending and tx_fifo resets over- and underrun
112
//
113
// Revision 1.10  2001/10/20 09:58:40  gorban
114
// Small synopsis fixes
115
//
116
// Revision 1.9  2001/08/24 21:01:12  mohor
117
// Things connected to parity changed.
118
// Clock devider changed.
119
//
120
// Revision 1.8  2001/08/23 16:05:05  mohor
121
// Stop bit bug fixed.
122
// Parity bug fixed.
123
// WISHBONE read cycle bug fixed,
124
// OE indicator (Overrun Error) bug fixed.
125
// PE indicator (Parity Error) bug fixed.
126
// Register read bug fixed.
127
//
128
// Revision 1.6  2001/06/23 11:21:48  gorban
129
// DL made 16-bit long. Fixed transmission/reception bugs.
130
//
131
// Revision 1.5  2001/06/02 14:28:14  gorban
132
// Fixed receiver and transmitter. Major bug fixed.
133
//
134
// Revision 1.4  2001/05/31 20:08:01  gorban
135
// FIFO changes and other corrections.
136
//
137
// Revision 1.3  2001/05/27 17:37:49  gorban
138
// Fixed many bugs. Updated spec. Changed FIFO files structure. See CHANGES.txt file.
139
//
140
// Revision 1.2  2001/05/21 19:12:02  gorban
141
// Corrected some Linter messages.
142
//
143
// Revision 1.1  2001/05/17 18:34:18  gorban
144
// First 'stable' release. Should be sythesizable now. Also added new header.
145
//
146
// Revision 1.0  2001-05-17 21:27:12+02  jacob
147
// Initial revision
148
//
149
//
150
 
151
// synopsys translate_off
152
`include "timescale.v"
153
// synopsys translate_on
154
 
155
`include "uart_defines.v"
156
 
157
module uart_transmitter (clk, wb_rst_i, lcr, tf_push, wb_dat_i, enable, stx_pad_o, tstate, tf_count, tx_reset, lsr_mask);
158
 
159
input                                                                           clk;
160
input                                                                           wb_rst_i;
161
input [7:0]                                                              lcr;
162
input                                                                           tf_push;
163
input [7:0]                                                              wb_dat_i;
164
input                                                                           enable;
165
input                                                                           tx_reset;
166
input                                                                           lsr_mask; //reset of fifo
167
output                                                                          stx_pad_o;
168
output [2:0]                                                             tstate;
169
output [`UART_FIFO_COUNTER_W-1:0]        tf_count;
170
 
171
reg [2:0]                                                                        tstate;
172
reg [4:0]                                                                        counter;
173
reg [2:0]                                                                        bit_counter;   // counts the bits to be sent
174
reg [6:0]                                                                        shift_out;      // output shift register
175
reg                                                                                     stx_o_tmp;
176
reg                                                                                     parity_xor;  // parity of the word
177
reg                                                                                     tf_pop;
178
reg                                                                                     bit_out;
179
 
180
// TX FIFO instance
181
//
182
// Transmitter FIFO signals
183
wire [`UART_FIFO_WIDTH-1:0]                      tf_data_in;
184
wire [`UART_FIFO_WIDTH-1:0]                      tf_data_out;
185
wire                                                                                    tf_push;
186
wire                                                                                    tf_overrun;
187
wire [`UART_FIFO_COUNTER_W-1:0]          tf_count;
188
 
189
assign                                                                          tf_data_in = wb_dat_i;
190
 
191
uart_tfifo fifo_tx(     // error bit signal is not used in transmitter FIFO
192
        .clk(           clk             ),
193
        .wb_rst_i(      wb_rst_i        ),
194
        .data_in(       tf_data_in      ),
195
        .data_out(      tf_data_out     ),
196
        .push(          tf_push         ),
197
        .pop(           tf_pop          ),
198
        .overrun(       tf_overrun      ),
199
        .count(         tf_count        ),
200
        .fifo_reset(    tx_reset        ),
201
        .reset_status(lsr_mask)
202
);
203
 
204
// TRANSMITTER FINAL STATE MACHINE
205
 
206
parameter s_idle        = 3'd0;
207
parameter s_send_start  = 3'd1;
208
parameter s_send_byte   = 3'd2;
209
parameter s_send_parity = 3'd3;
210
parameter s_send_stop   = 3'd4;
211
parameter s_pop_byte    = 3'd5;
212
 
213
always @(posedge clk or posedge wb_rst_i)
214
begin
215
  if (wb_rst_i)
216
  begin
217
        tstate       <= #1 s_idle;
218
        stx_o_tmp       <= #1 1'b1;
219
        counter   <= #1 5'b0;
220
        shift_out   <= #1 7'b0;
221
        bit_out     <= #1 1'b0;
222
        parity_xor  <= #1 1'b0;
223
        tf_pop      <= #1 1'b0;
224
        bit_counter <= #1 3'b0;
225
  end
226
  else
227
  if (enable)
228
  begin
229
        case (tstate)
230
        s_idle   :      if (~|tf_count) // if tf_count==0
231
                        begin
232
                                tstate <= #1 s_idle;
233
                                stx_o_tmp <= #1 1'b1;
234
                        end
235
                        else
236
                        begin
237
                                tf_pop <= #1 1'b0;
238
                                stx_o_tmp  <= #1 1'b1;
239
                                tstate  <= #1 s_pop_byte;
240
                        end
241
        s_pop_byte :    begin
242
                                tf_pop <= #1 1'b1;
243
                                case (lcr[/*`UART_LC_BITS*/1:0])  // number of bits in a word
244
                                2'b00 : begin
245
                                        bit_counter <= #1 3'b100;
246
                                        parity_xor  <= #1 ^tf_data_out[4:0];
247
                                     end
248
                                2'b01 : begin
249
                                        bit_counter <= #1 3'b101;
250
                                        parity_xor  <= #1 ^tf_data_out[5:0];
251
                                     end
252
                                2'b10 : begin
253
                                        bit_counter <= #1 3'b110;
254
                                        parity_xor  <= #1 ^tf_data_out[6:0];
255
                                     end
256
                                2'b11 : begin
257
                                        bit_counter <= #1 3'b111;
258
                                        parity_xor  <= #1 ^tf_data_out[7:0];
259
                                     end
260
                                endcase
261
                                {shift_out[6:0], bit_out} <= #1 tf_data_out;
262
                                tstate <= #1 s_send_start;
263
                        end
264
        s_send_start :  begin
265
                                tf_pop <= #1 1'b0;
266
                                if (~|counter)
267
                                        counter <= #1 5'b01111;
268
                                else
269
                                if (counter == 5'b00001)
270
                                begin
271
                                        counter <= #1 0;
272
                                        tstate <= #1 s_send_byte;
273
                                end
274
                                else
275
                                        counter <= #1 counter - 1'b1;
276
                                stx_o_tmp <= #1 1'b0;
277
                        end
278
        s_send_byte :   begin
279
                                if (~|counter)
280
                                        counter <= #1 5'b01111;
281
                                else
282
                                if (counter == 5'b00001)
283
                                begin
284
                                        if (bit_counter > 3'b0)
285
                                        begin
286
                                                bit_counter <= #1 bit_counter - 1'b1;
287
                                                {shift_out[5:0],bit_out  } <= #1 {shift_out[6:1], shift_out[0]};
288
                                                tstate <= #1 s_send_byte;
289
                                        end
290
                                        else   // end of byte
291
                                        if (~lcr[`UART_LC_PE])
292
                                        begin
293
                                                tstate <= #1 s_send_stop;
294
                                        end
295
                                        else
296
                                        begin
297
                                                case ({lcr[`UART_LC_EP],lcr[`UART_LC_SP]})
298
                                                2'b00:  bit_out <= #1 ~parity_xor;
299
                                                2'b01:  bit_out <= #1 1'b1;
300
                                                2'b10:  bit_out <= #1 parity_xor;
301
                                                2'b11:  bit_out <= #1 1'b0;
302
                                                endcase
303
                                                tstate <= #1 s_send_parity;
304
                                        end
305
                                        counter <= #1 0;
306
                                end
307
                                else
308
                                        counter <= #1 counter - 1'b1;
309
                                stx_o_tmp <= #1 bit_out; // set output pin
310
                        end
311
        s_send_parity : begin
312
                                if (~|counter)
313
                                        counter <= #1 5'b01111;
314
                                else
315
                                if (counter == 5'b00001)
316
                                begin
317
                                        counter <= #1 4'b0;
318
                                        tstate <= #1 s_send_stop;
319
                                end
320
                                else
321
                                        counter <= #1 counter - 1'b1;
322
                                stx_o_tmp <= #1 bit_out;
323
                        end
324
        s_send_stop :  begin
325
                                if (~|counter)
326
                                  begin
327
                                                casex ({lcr[`UART_LC_SB],lcr[`UART_LC_BITS]})
328
                                                3'b0xx:   counter <= #1 5'b01101;     // 1 stop bit ok igor
329
                                                3'b100:   counter <= #1 5'b10101;     // 1.5 stop bit
330
                                                default:          counter <= #1 5'b11101;     // 2 stop bits
331
                                                endcase
332
                                        end
333
                                else
334
                                if (counter == 5'b00001)
335
                                begin
336
                                        counter <= #1 0;
337
                                        tstate <= #1 s_idle;
338
                                end
339
                                else
340
                                        counter <= #1 counter - 1'b1;
341
                                stx_o_tmp <= #1 1'b1;
342
                        end
343
 
344
                default : // should never get here
345
                        tstate <= #1 s_idle;
346
        endcase
347
  end // end if enable
348
  else
349
    tf_pop <= #1 1'b0;  // tf_pop must be 1 cycle width
350
end // transmitter logic
351
 
352
assign stx_pad_o = lcr[`UART_LC_BC] ? 1'b0 : stx_o_tmp;    // Break condition
353
 
354
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.