OpenCores
URL https://opencores.org/ocsvn/or1k_soc_on_altera_embedded_dev_kit/or1k_soc_on_altera_embedded_dev_kit/trunk

Subversion Repositories or1k_soc_on_altera_embedded_dev_kit

[/] [or1k_soc_on_altera_embedded_dev_kit/] [trunk/] [soc/] [rtl/] [altera_ram/] [altera_ram_waveforms.html] - Blame information for rev 12

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 12 xianfeng
<html>
2
<head>
3
<title>Sample Waveforms for altera_ram.v </title>
4
</head>
5
<body>
6
<h2><CENTER>Sample behavioral waveforms for design file altera_ram.v </CENTER></h2>
7
<P>The following waveforms show the behavior of altsyncram megafunction for the chosen set of parameters in design altera_ram.v. For the purpose of this simulation, the contents of the memory at the start of the sample waveforms is assumed to be ( F0, F1, F2, F3, ...). The design altera_ram.v has one read/write port. The read/write port has 16384 words of 8 bits each. The output of the read/write port is registered by clock. </P>
8
<CENTER><img src=altera_ram_wave0.jpg> </CENTER>
9
<P><CENTER><FONT size=2>Fig. 1 : Wave showing read operation. </CENTER></P>
10
<P><FONT size=3>The above waveform shows the behavior of the design under normal read conditions. The read happens at the rising edge of the enabled clock cycle. The output from the RAM is undefined until after the first rising edge of the read clock. The clock enable on the read side input registers are disabled. The clock enable on the output registers are disabled. </P>
11
<CENTER><img src=altera_ram_wave1.jpg> </CENTER>
12
<P><CENTER><FONT size=2>Fig. 2 : Waveform showing write operation </CENTER></P>
13
<P><FONT size=3>The above waveform shows the behavior of the design under normal write conditions. The write cycle is assumed to be from the rising edge of the enabled clock in which wren is high till the rising edge of the next clock cycle. Actual write into the RAM happens at the rising edge of the write clock. The clock enable on the write side input registers are disabled. The clock enable on the output registers are disabled. During a write cycle, the new data flows through to the output. </P>
14
<P></P>
15
</body>
16
</html>

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.