OpenCores
URL https://opencores.org/ocsvn/pci/pci/trunk

Subversion Repositories pci

[/] [pci/] [tags/] [asyst_2/] [rtl/] [verilog/] [pci_pci_decoder.v] - Blame information for rev 154

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 77 mihad
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  File name: pci_decoder.v                                    ////
4
////                                                              ////
5
////  This file is part of the "PCI bridge" project               ////
6
////  http://www.opencores.org/cores/pci/                         ////
7
////                                                              ////
8
////  Author(s):                                                  ////
9
////      - Tadej Markovic, tadej@opencores.org                   ////
10
////                                                              ////
11
////  All additional information is avaliable in the README.txt   ////
12
////  file.                                                       ////
13
////                                                              ////
14
////                                                              ////
15
//////////////////////////////////////////////////////////////////////
16
////                                                              ////
17
//// Copyright (C) 2000 Tadej Markovic, tadej@opencores.org       ////
18
////                                                              ////
19
//// This source file may be used and distributed without         ////
20
//// restriction provided that this copyright statement is not    ////
21
//// removed from the file and that any derivative work contains  ////
22
//// the original copyright notice and the associated disclaimer. ////
23
////                                                              ////
24
//// This source file is free software; you can redistribute it   ////
25
//// and/or modify it under the terms of the GNU Lesser General   ////
26
//// Public License as published by the Free Software Foundation; ////
27
//// either version 2.1 of the License, or (at your option) any   ////
28
//// later version.                                               ////
29
////                                                              ////
30
//// This source is distributed in the hope that it will be       ////
31
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
32
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
33
//// PURPOSE.  See the GNU Lesser General Public License for more ////
34
//// details.                                                     ////
35
////                                                              ////
36
//// You should have received a copy of the GNU Lesser General    ////
37
//// Public License along with this source; if not, download it   ////
38
//// from http://www.opencores.org/lgpl.shtml                     ////
39
////                                                              ////
40
//////////////////////////////////////////////////////////////////////
41
//
42
// CVS Revision History
43
//
44
// $Log: not supported by cvs2svn $
45
// Revision 1.3  2002/02/01 15:25:12  mihad
46
// Repaired a few bugs, updated specification, added test bench files and design document
47
//
48
// Revision 1.2  2001/10/05 08:14:28  mihad
49
// Updated all files with inclusion of timescale file for simulation purposes.
50
//
51
// Revision 1.1.1.1  2001/10/02 15:33:46  mihad
52
// New project directory structure
53
//
54
//
55
 
56
`include "pci_constants.v"
57
 
58
// synopsys translate_off
59
`include "timescale.v"
60
// synopsys translate_on
61
 
62
module pci_pci_decoder (hit, addr_out,
63
                                        addr_in, bc_in,
64
                                        base_addr, mask_addr, tran_addr, at_en,
65
                                        mem_io_space, mem_en, io_en) ;
66
 
67
// Decoding address size parameter - for FPGAs 1MegByte is recommended
68
//   MAXIMUM is 20 (4KBytes), length 12 is 1 MByte !!!
69
parameter               decode_len     = 12 ;
70
 
71
//###########################################################################################################
72
// ALL COMMENTS are written as there were decode_len 20. This number and 12 (32 - 20) are assigning the
73
// numbers of decoded and compared bits, etc.
74
//###########################################################################################################
75
 
76
/*-----------------------------------------------------------------------------------------------------------
77
DECODER interface decodes input address (ADDR_IN); what means that it validates (HIT), if input address
78
falls within the defined image space boundaries. Image space boundarie is defined with image base address
79
register (BASE_ADDR) and address mask register (MASK_ADDR).
80
Beside that, it also translates (maps) the input address to the output address (ADDR_OUT), regarding the
81
translation address register (TRAN_ADDR) and the address mask register.
82
-----------------------------------------------------------------------------------------------------------*/
83
 
84
// output control
85
output  hit ;
86
// output address
87
output  [31:0]   addr_out ;
88
// input address and bus command
89
input   [31:0]   addr_in ;
90
input   [3:0]    bc_in ;
91
 
92
// input registers - 12 LSbits are not valid since the smallest possible size is 4KB !
93
input   [31:(32-decode_len)]    base_addr ;
94
input   [31:(32-decode_len)]    mask_addr ;
95
input   [31:(32-decode_len)]    tran_addr ;
96
 
97
// input bit[2] of the Image Control register used to enable the address translation !
98
input   at_en ;
99
 
100
// memory or io space selection and its enable signals !
101
input   mem_io_space ;
102
input   mem_en ;
103
input   io_en ;
104
 
105
/*-----------------------------------------------------------------------------------------------------------
106
Internal signals !
107
-----------------------------------------------------------------------------------------------------------*/
108
 
109
// bit[31] if address mask register is IMAGE ENABLE bit (img_en)
110
wire    img_en ;
111
 
112
// addr_in_compare are masked input address bits that are compared with masked base_addr
113
wire    [31:(32-decode_len)]    addr_in_compare ;
114
// base_addr_compare are masked base address bits that are compared with masked addr_in
115
wire    [31:(32-decode_len)]    base_addr_compare ;
116
 
117
/*-----------------------------------------------------------------------------------------------------------
118
Decoding the input address!
119
This logic produces the loghest path in this module!
120
 
121
20 MSbits of input addres are as well as base address (20 bits) masked with corrected address mask. Only
122
masked bits of each vector are actually logically compared.
123
Bit[31] of address mask register is used to enable the image space !
124
Because of PCI bus specifications, there is also the comparison of memory/io selection (mem_io_space) and
125
its appropriate enable bit (mem_en / io_en).
126
-----------------------------------------------------------------------------------------------------------*/
127
 
128
assign  addr_in_compare = (addr_in[31:(32-decode_len)] & mask_addr) ;
129
 
130
assign  base_addr_compare = (base_addr & mask_addr) ;
131
 
132
assign  img_en = mask_addr[31] ;
133
 
134
wire    addr_hit = (addr_in_compare == base_addr_compare) ;
135
 
136
wire    space_hit = (!mem_io_space && mem_en && img_en) || (mem_io_space && io_en && img_en) ;
137
 
138
reg             bc_hit ;
139
always@(bc_in or mem_io_space)
140
begin // Allowed bus commands for accesses through IMAGEs to WB bus - BC_CONF_WRITE/READ are not used with address claim!!!
141
        case ( {bc_in[3:1], mem_io_space} )
142
        4'b001_1,       // BC_IO_READ     or BC_IO_WRITE                and IO space
143
        4'b011_0,       // BC_MEM_READ    or BC_MEM_WRITE               and MEM space
144
        4'b110_0,       // BC_MEM_READ_MUL                                              and MEM space - BC_DUAL_ADDR_CYC must NOT be allowed!
145
        4'b111_0:       // BC_MEM_READ_LN or BC_MEM_WRITE_INVAL and MEM space
146
                bc_hit <= 1'b1 ;
147
        default:
148
                bc_hit <= 1'b0 ;
149
        endcase
150
end
151
 
152
wire    bc_forbid = bc_in[3] && bc_in[2] && !bc_in[1] && bc_in[0] ; // BC_DUAL_ADDR_CYC must NOT be allowed!
153
 
154
 
155
assign  hit = (addr_hit && space_hit && bc_hit && !bc_forbid) ;
156
 
157
/*-----------------------------------------------------------------------------------------------------------
158
Translating the input address!
159
 
160
Translation of input address is not implemented if ADDR_TRAN_IMPL is not defined
161
 
162
20 MSbits of input address are masked with negated value of the corrected address mask in order to get
163
address bits of the input address which won't be replaced with translation address bits.
164
Translation address bits (20 bits) are masked with corrected address mask. Only masked bits of vector are
165
actually valid, all others are zero.
166
Boath vectors are bit-wise ORed in order to get the valid translation address with an offset of an input
167
address.
168
12 LSbits of an input address are assigned to 12 LSbits of an output addres.
169
-----------------------------------------------------------------------------------------------------------*/
170
 
171
`ifdef ADDR_TRAN_IMPL
172
    // if Address Translation Enable bit is set, then translation address is used othervise input address is used!
173
    // addr_in_combine input address bits are not replaced with translation address!
174
    wire        [31:(32-decode_len)] addr_in_combine ;
175
    // tran_addr_combine are masked and combined with addr_in_combine!
176
    reg         [31:(32-decode_len)] tran_addr_combine ;
177
 
178
    assign addr_in_combine = (addr_in[31:(32-decode_len)] & ~mask_addr) ;
179
    always@(at_en or tran_addr or mask_addr or addr_in)
180
        begin
181
            if (at_en)
182
                        begin
183
                                tran_addr_combine <= (tran_addr & mask_addr) ;
184
                end
185
        else
186
                        begin
187
                                tran_addr_combine <= (addr_in[31:(32-decode_len)] & mask_addr) ;
188
                        end
189
        end
190
 
191
    assign addr_out[31:(32-decode_len)] = (addr_in_combine | tran_addr_combine) ;
192
    assign addr_out[(31-decode_len):0] = addr_in [(31-decode_len):0] ;
193
`else
194
    assign addr_out = addr_in ;
195
`endif
196
 
197
endmodule
198
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.