OpenCores
URL https://opencores.org/ocsvn/pci/pci/trunk

Subversion Repositories pci

[/] [pci/] [tags/] [rel_10/] [rtl/] [verilog/] [pci_wbs_wbb3_2_wbb2.v] - Blame information for rev 154

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 110 mihad
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  File name "pci_wbs_wbb3_2_wbb2.v"                           ////
4
////                                                              ////
5
////  This file is part of the "PCI bridge" project               ////
6
////  http://www.opencores.org/cores/pci/                         ////
7
////                                                              ////
8
////  Author(s):                                                  ////
9
////      - Miha Dolenc (mihad@opencores.org)                     ////
10
////                                                              ////
11
////                                                              ////
12
////                                                              ////
13
//////////////////////////////////////////////////////////////////////
14
////                                                              ////
15
//// Copyright (C) 2003 Miha Dolenc, mihad@opencores.org          ////
16
////                                                              ////
17
//// This source file may be used and distributed without         ////
18
//// restriction provided that this copyright statement is not    ////
19
//// removed from the file and that any derivative work contains  ////
20
//// the original copyright notice and the associated disclaimer. ////
21
////                                                              ////
22
//// This source file is free software; you can redistribute it   ////
23
//// and/or modify it under the terms of the GNU Lesser General   ////
24
//// Public License as published by the Free Software Foundation; ////
25
//// either version 2.1 of the License, or (at your option) any   ////
26
//// later version.                                               ////
27
////                                                              ////
28
//// This source is distributed in the hope that it will be       ////
29
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
30
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
31
//// PURPOSE.  See the GNU Lesser General Public License for more ////
32
//// details.                                                     ////
33
////                                                              ////
34
//// You should have received a copy of the GNU Lesser General    ////
35
//// Public License along with this source; if not, download it   ////
36
//// from http://www.opencores.org/lgpl.shtml                     ////
37
////                                                              ////
38
//////////////////////////////////////////////////////////////////////
39
//
40
// CVS Revision History
41
//
42
// $Log: not supported by cvs2svn $
43
//
44
 
45
module pci_wbs_wbb3_2_wbb2
46
(
47
    wb_clk_i,
48
    wb_rst_i,
49
 
50
    wbs_cyc_i,
51
    wbs_cyc_o,
52
    wbs_stb_i,
53
    wbs_stb_o,
54
    wbs_adr_i,
55
    wbs_adr_o,
56
    wbs_dat_i_i,
57
    wbs_dat_i_o,
58
    wbs_dat_o_i,
59
    wbs_dat_o_o,
60
    wbs_we_i,
61
    wbs_we_o,
62
    wbs_sel_i,
63
    wbs_sel_o,
64
    wbs_ack_i,
65
    wbs_ack_o,
66
    wbs_err_i,
67
    wbs_err_o,
68
    wbs_rty_i,
69
    wbs_rty_o,
70
    wbs_cti_i,
71
    wbs_bte_i,
72
    wbs_cab_o
73
) ;
74
 
75
input       wb_clk_i    ;
76
input       wb_rst_i    ;
77
 
78
input           wbs_cyc_i   ;
79
output          wbs_cyc_o   ;
80
input           wbs_stb_i   ;
81
output          wbs_stb_o   ;
82
input   [31:0]  wbs_adr_i   ;
83
output  [31:0]  wbs_adr_o   ;
84
input   [31:0]  wbs_dat_i_i ;
85
output  [31:0]  wbs_dat_i_o ;
86
input   [31:0]  wbs_dat_o_i ;
87
output  [31:0]  wbs_dat_o_o ;
88
input           wbs_we_i    ;
89
output          wbs_we_o    ;
90
input   [ 3:0]  wbs_sel_i   ;
91
output  [ 3:0]  wbs_sel_o   ;
92
input           wbs_ack_i   ;
93
output          wbs_ack_o   ;
94
input           wbs_err_i   ;
95
output          wbs_err_o   ;
96
input           wbs_rty_i   ;
97
output          wbs_rty_o   ;
98
input   [ 2:0]  wbs_cti_i   ;
99
input   [ 1:0]  wbs_bte_i   ;
100
output          wbs_cab_o   ;
101
 
102
reg             wbs_cyc_o           ;
103
reg     [31:0]  wbs_adr_o           ;
104
reg     [31:0]  wbs_dat_i_o         ;
105
reg             wbs_dat_i_o_valid   ;
106
reg     [31:0]  wbs_dat_o_o         ;
107
reg             wbs_we_o            ;
108
reg     [ 3:0]  wbs_sel_o           ;
109
reg             wbs_ack_o           ;
110
reg             wbs_err_o           ;
111
reg             wbs_rty_o           ;
112
reg             wbs_cab_o           ;
113
 
114
always@(posedge wb_rst_i or posedge wb_clk_i)
115
begin
116
    if (wb_rst_i)
117
    begin
118
        wbs_cyc_o           <= 1'b0  ;
119
        wbs_adr_o           <= 32'h0 ;
120
        wbs_dat_i_o         <= 32'h0 ;
121
        wbs_dat_o_o         <= 32'h0 ;
122
        wbs_sel_o           <= 4'h0  ;
123
        wbs_we_o            <= 1'b0  ;
124
        wbs_dat_i_o_valid   <= 1'b0  ;
125
    end
126
    else
127
    begin:transfer_and_transfer_adr_ctrl_blk
128
        reg start_cycle            ;
129
        reg [3:0] end_cycle        ;
130
        reg generate_int_adr       ;
131
 
132
        start_cycle  = ~wbs_cyc_o & wbs_cyc_i & wbs_stb_i & ~wbs_ack_o & ~wbs_err_o & ~wbs_rty_o ;
133
 
134
        // there is a few conditions when cycle must be terminated
135
        // I've put them into bit array for better readability of the code
136
 
137
        // 1st condition - pci bridge is signaling an error
138
        end_cycle[0] = wbs_err_i ;
139
 
140
        // 2nd condition - pci bridge is signaling a retry - that can be ignored via the defines
141
        end_cycle[1] = wbs_rty_i `ifdef PCI_WBS_B3_RTY_DISABLE & 1'b0 `endif ;
142
 
143
        // 3rd condition - end non burst cycles as soon as pci bridge response is received
144
        end_cycle[2] = wbs_cyc_i & wbs_stb_i & wbs_ack_i & ~wbs_cab_o ;
145
 
146
        // 4th condition - end cycle when acknowledge and strobe are both asserted and master is signaling end of burst
147
        end_cycle[3] = wbs_cyc_i & wbs_stb_i & wbs_ack_o & wbs_cab_o & (wbs_cti_i == 3'b111) ;
148
 
149
        if (wbs_dat_i_o_valid)
150
        begin
151
            if (wbs_ack_i | wbs_err_i `ifdef PCI_WBS_B3_RTY_DISABLE `else | wbs_rty_i `endif)
152
                wbs_dat_i_o_valid <= 1'b0 ;
153
        end
154
        else
155
        begin
156
            if (wbs_cyc_i & wbs_stb_i & wbs_we_i & ~wbs_ack_o & ~wbs_err_o & ~wbs_rty_o)
157
            begin
158
                wbs_dat_i_o       <= wbs_dat_i_i ;
159
                wbs_dat_i_o_valid <= 1'b1 ;
160
            end
161
        end
162
 
163
        if (start_cycle)
164
        begin
165
            wbs_cyc_o   <= 1'b1         ;
166
            wbs_sel_o   <= wbs_sel_i    ;
167
            wbs_we_o    <= wbs_we_i     ;
168
 
169
            if (wbs_cti_i == 3'b010)
170
            begin
171
                case (wbs_bte_i)
172
                2'b00:  begin
173
                            wbs_cab_o <= 1'b1 ;
174
                        end
175
                2'b01:  begin
176
                            if (wbs_adr_i[3:0] == 4'b0000)
177
                                wbs_cab_o <= 1'b1 ;
178
                            else
179
                                wbs_cab_o <= 1'b0 ;
180
                        end
181
                2'b10:  begin
182
                            if (wbs_adr_i[4:0] == 5'b00000)
183
                                wbs_cab_o <= 1'b1 ;
184
                            else
185
                                wbs_cab_o <= 1'b0 ;
186
                        end
187
                2'b11:  begin
188
                            if (wbs_adr_i[5:0] == 6'b000000)
189
                                wbs_cab_o <= 1'b1 ;
190
                            else
191
                                wbs_cab_o <= 1'b0 ;
192
                        end
193
                endcase
194
            end
195
            else
196
            begin
197
                wbs_cab_o <= 1'b0 ;
198
            end
199
        end
200
        else if ( wbs_cyc_o & (|end_cycle) )
201
        begin
202
            wbs_cyc_o <= 1'b0 ;
203
        end
204
 
205
        if (start_cycle)
206
            wbs_adr_o <= wbs_adr_i ;
207
        else if (wbs_ack_i)
208
            wbs_adr_o[31:2] <= wbs_adr_o[31:2] + 1'b1 ;
209
 
210
        if (~wbs_we_o & wbs_ack_i)
211
            wbs_dat_o_o <= wbs_dat_o_i ;
212
    end
213
end
214
 
215
always@(posedge wb_rst_i or posedge wb_clk_i)
216
begin
217
    if (wb_rst_i)
218
    begin
219
        wbs_ack_o <= 1'b0 ;
220
        wbs_err_o <= 1'b0 ;
221
        wbs_rty_o <= 1'b0 ;
222
    end
223
    else
224
    begin
225
        if (wbs_ack_o)
226
            wbs_ack_o <= wbs_ack_i | ~wbs_stb_i ;
227
        else
228
            wbs_ack_o <= wbs_ack_i ;
229
 
230
        if (wbs_err_o)
231
            wbs_err_o <= ~wbs_stb_i ;
232
        else
233
            wbs_err_o <= wbs_err_i ;
234
 
235
    `ifdef PCI_WBS_B3_RTY_DISABLE
236
        wbs_rty_o <= 1'b0 ;
237
    `else
238
        if (wbs_rty_o)
239
            wbs_rty_o <= ~wbs_stb_i ;
240
        else
241
            wbs_rty_o <= wbs_rty_i ;
242
    `endif
243
    end
244
end
245
 
246
assign wbs_stb_o = (wbs_cyc_o & ~wbs_we_o & ~wbs_ack_o & ~wbs_err_o & ~wbs_rty_o) |
247
                   (wbs_cyc_o & wbs_stb_i & wbs_cab_o & ~wbs_we_o & wbs_cti_i !== 3'b111) |
248
                   (wbs_cyc_o & wbs_we_o & wbs_dat_i_o_valid) ;
249
 
250
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.