OpenCores
URL https://opencores.org/ocsvn/pci/pci/trunk

Subversion Repositories pci

[/] [pci/] [tags/] [rel_11/] [rtl/] [verilog/] [pci_bridge32.v] - Blame information for rev 115

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 mihad
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  File name "pci_bridge32.v"                                  ////
4
////                                                              ////
5
////  This file is part of the "PCI bridge" project               ////
6
////  http://www.opencores.org/cores/pci/                         ////
7
////                                                              ////
8
////  Author(s):                                                  ////
9
////      - Miha Dolenc (mihad@opencores.org)                     ////
10
////      - Tadej Markovic (tadej@opencores.org)                  ////
11
////                                                              ////
12
////  All additional information is avaliable in the README       ////
13
////  file.                                                       ////
14
////                                                              ////
15
////                                                              ////
16
//////////////////////////////////////////////////////////////////////
17
////                                                              ////
18
//// Copyright (C) 2001 Miha Dolenc, mihad@opencores.org          ////
19
////                                                              ////
20
//// This source file may be used and distributed without         ////
21
//// restriction provided that this copyright statement is not    ////
22
//// removed from the file and that any derivative work contains  ////
23
//// the original copyright notice and the associated disclaimer. ////
24
////                                                              ////
25
//// This source file is free software; you can redistribute it   ////
26
//// and/or modify it under the terms of the GNU Lesser General   ////
27
//// Public License as published by the Free Software Foundation; ////
28
//// either version 2.1 of the License, or (at your option) any   ////
29
//// later version.                                               ////
30
////                                                              ////
31
//// This source is distributed in the hope that it will be       ////
32
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
33
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
34
//// PURPOSE.  See the GNU Lesser General Public License for more ////
35
//// details.                                                     ////
36
////                                                              ////
37
//// You should have received a copy of the GNU Lesser General    ////
38
//// Public License along with this source; if not, download it   ////
39
//// from http://www.opencores.org/lgpl.shtml                     ////
40
////                                                              ////
41
//////////////////////////////////////////////////////////////////////
42
//
43
// CVS Revision History
44
//
45
// $Log: not supported by cvs2svn $
46 115 tadejm
// Revision 1.11  2003/08/08 16:36:33  tadejm
47
// Added 'three_left_out' to pci_pciw_fifo signaling three locations before full. Added comparison between current registered cbe and next unregistered cbe to signal wb_master whether it is allowed to performe burst or not. Due to this, I needed 'three_left_out' so that writing to pci_pciw_fifo can be registered, otherwise timing problems would occure.
48
//
49 108 tadejm
// Revision 1.10  2003/08/03 18:05:06  mihad
50
// Added limited WISHBONE B3 support for WISHBONE Slave Unit.
51
// Doesn't support full speed bursts yet.
52
//
53 106 mihad
// Revision 1.9  2003/01/27 16:49:31  mihad
54
// Changed module and file names. Updated scripts accordingly. FIFO synchronizations changed.
55
//
56 77 mihad
// Revision 1.8  2002/10/21 13:04:33  mihad
57
// Changed BIST signal names etc..
58
//
59 69 mihad
// Revision 1.7  2002/10/18 03:36:37  tadejm
60
// Changed wrong signal name scanb_sen into scanb_en.
61
//
62 68 tadejm
// Revision 1.6  2002/10/17 22:51:50  tadejm
63
// Changed BIST signals for RAMs.
64
//
65 67 tadejm
// Revision 1.5  2002/10/11 10:09:01  mihad
66
// Added additional testcase and changed rst name in BIST to trst
67
//
68 63 mihad
// Revision 1.4  2002/10/08 17:17:05  mihad
69
// Added BIST signals for RAMs.
70
//
71 62 mihad
// Revision 1.3  2002/02/01 15:25:12  mihad
72
// Repaired a few bugs, updated specification, added test bench files and design document
73
//
74 21 mihad
// Revision 1.2  2001/10/05 08:14:28  mihad
75
// Updated all files with inclusion of timescale file for simulation purposes.
76
//
77 6 mihad
// Revision 1.1.1.1  2001/10/02 15:33:46  mihad
78
// New project directory structure
79 2 mihad
//
80 6 mihad
//
81 2 mihad
 
82 21 mihad
`include "pci_constants.v"
83
 
84
// synopsys translate_off
85 6 mihad
`include "timescale.v"
86 21 mihad
// synopsys translate_on
87 2 mihad
 
88
// this is top level module of pci bridge core
89
// it instantiates and connects other lower level modules
90
// check polarity of PCI output enables in file out_reg.v and change it according to IO interface specification
91
 
92 77 mihad
module pci_bridge32
93 2 mihad
(
94
    // WISHBONE system signals
95 77 mihad
    wb_clk_i,
96
    wb_rst_i,
97
    wb_rst_o,
98
    wb_int_i,
99
    wb_int_o,
100 2 mihad
 
101
    // WISHBONE slave interface
102 77 mihad
    wbs_adr_i,
103
    wbs_dat_i,
104
    wbs_dat_o,
105
    wbs_sel_i,
106
    wbs_cyc_i,
107
    wbs_stb_i,
108
    wbs_we_i,
109 106 mihad
 
110
`ifdef PCI_WB_REV_B3
111
 
112
    wbs_cti_i,
113
    wbs_bte_i,
114
 
115
`else
116
 
117 77 mihad
    wbs_cab_i,
118 106 mihad
 
119
`endif
120
 
121 77 mihad
    wbs_ack_o,
122
    wbs_rty_o,
123
    wbs_err_o,
124 2 mihad
 
125
    // WISHBONE master interface
126 77 mihad
    wbm_adr_o,
127
    wbm_dat_i,
128
    wbm_dat_o,
129
    wbm_sel_o,
130
    wbm_cyc_o,
131
    wbm_stb_o,
132
    wbm_we_o,
133 115 tadejm
    wbm_cti_o,
134
    wbm_bte_o,
135 77 mihad
    wbm_ack_i,
136
    wbm_rty_i,
137
    wbm_err_i,
138 2 mihad
 
139
    // pci interface - system pins
140 77 mihad
    pci_clk_i,
141
    pci_rst_i,
142
    pci_rst_o,
143
    pci_inta_i,
144
    pci_inta_o,
145
    pci_rst_oe_o,
146
    pci_inta_oe_o,
147 2 mihad
 
148
    // arbitration pins
149 77 mihad
    pci_req_o,
150
    pci_req_oe_o,
151 2 mihad
 
152 77 mihad
    pci_gnt_i,
153 2 mihad
 
154
    // protocol pins
155 77 mihad
    pci_frame_i,
156
    pci_frame_o,
157 2 mihad
 
158 77 mihad
    pci_frame_oe_o,
159
    pci_irdy_oe_o,
160
    pci_devsel_oe_o,
161
    pci_trdy_oe_o,
162
    pci_stop_oe_o,
163
    pci_ad_oe_o,
164
    pci_cbe_oe_o,
165 2 mihad
 
166 77 mihad
    pci_irdy_i,
167
    pci_irdy_o,
168 2 mihad
 
169 77 mihad
    pci_idsel_i,
170 2 mihad
 
171 77 mihad
    pci_devsel_i,
172
    pci_devsel_o,
173 2 mihad
 
174 77 mihad
    pci_trdy_i,
175
    pci_trdy_o,
176 21 mihad
 
177 77 mihad
    pci_stop_i,
178
    pci_stop_o          ,
179 21 mihad
 
180
    // data transfer pins
181 77 mihad
    pci_ad_i,
182
    pci_ad_o,
183 21 mihad
 
184 77 mihad
    pci_cbe_i,
185
    pci_cbe_o,
186 2 mihad
 
187
    // parity generation and checking pins
188 77 mihad
    pci_par_i,
189
    pci_par_o,
190
    pci_par_oe_o,
191 2 mihad
 
192 77 mihad
    pci_perr_i,
193
    pci_perr_o,
194
    pci_perr_oe_o,
195 2 mihad
 
196
    // system error pin
197 77 mihad
    pci_serr_o,
198
    pci_serr_oe_o
199 62 mihad
 
200
`ifdef PCI_BIST
201
    ,
202
    // debug chain signals
203 67 tadejm
    scanb_rst,      // bist scan reset
204
    scanb_clk,      // bist scan clock
205
    scanb_si,       // bist scan serial in
206
    scanb_so,       // bist scan serial out
207 68 tadejm
    scanb_en        // bist scan shift enable
208 62 mihad
`endif
209 2 mihad
);
210
 
211
// WISHBONE system signals
212 77 mihad
input   wb_clk_i ;
213
input   wb_rst_i ;
214
output  wb_rst_o ;
215
input   wb_int_i ;
216
output  wb_int_o ;
217 2 mihad
 
218
// WISHBONE slave interface
219 77 mihad
input   [31:0]  wbs_adr_i ;
220
input   [31:0]  wbs_dat_i ;
221
output  [31:0]  wbs_dat_o ;
222
input   [3:0]   wbs_sel_i ;
223
input           wbs_cyc_i ;
224
input           wbs_stb_i ;
225
input           wbs_we_i ;
226 106 mihad
 
227
`ifdef PCI_WB_REV_B3
228
 
229
input [2:0] wbs_cti_i ;
230
input [1:0] wbs_bte_i ;
231
 
232
`else
233
 
234
input wbs_cab_i ;
235
 
236
`endif
237
 
238 77 mihad
output          wbs_ack_o ;
239
output          wbs_rty_o ;
240
output          wbs_err_o ;
241 2 mihad
 
242
// WISHBONE master interface
243 77 mihad
output  [31:0]  wbm_adr_o ;
244
input   [31:0]  wbm_dat_i ;
245
output  [31:0]  wbm_dat_o ;
246
output  [3:0]   wbm_sel_o ;
247
output          wbm_cyc_o ;
248
output          wbm_stb_o ;
249
output          wbm_we_o ;
250 115 tadejm
output  [2:0]   wbm_cti_o ;
251
output  [1:0]   wbm_bte_o ;
252 77 mihad
input           wbm_ack_i ;
253
input           wbm_rty_i ;
254
input           wbm_err_i ;
255 2 mihad
 
256
// pci interface - system pins
257 77 mihad
input   pci_clk_i ;
258
input   pci_rst_i ;
259
output  pci_rst_o ;
260
output  pci_rst_oe_o ;
261 2 mihad
 
262 77 mihad
input   pci_inta_i ;
263
output  pci_inta_o ;
264
output  pci_inta_oe_o ;
265 2 mihad
 
266
// arbitration pins
267 77 mihad
output  pci_req_o ;
268
output  pci_req_oe_o ;
269 2 mihad
 
270 77 mihad
input   pci_gnt_i ;
271 2 mihad
 
272
// protocol pins
273 77 mihad
input   pci_frame_i ;
274
output  pci_frame_o ;
275
output  pci_frame_oe_o ;
276
output  pci_irdy_oe_o ;
277
output  pci_devsel_oe_o ;
278
output  pci_trdy_oe_o ;
279
output  pci_stop_oe_o ;
280
output  [31:0] pci_ad_oe_o ;
281
output  [3:0]  pci_cbe_oe_o ;
282 2 mihad
 
283 77 mihad
input   pci_irdy_i ;
284
output  pci_irdy_o ;
285 2 mihad
 
286 77 mihad
input   pci_idsel_i ;
287 2 mihad
 
288 77 mihad
input   pci_devsel_i ;
289
output  pci_devsel_o ;
290 2 mihad
 
291 77 mihad
input   pci_trdy_i ;
292
output  pci_trdy_o ;
293 2 mihad
 
294 77 mihad
input   pci_stop_i ;
295
output  pci_stop_o ;
296 2 mihad
 
297 21 mihad
// data transfer pins
298 77 mihad
input   [31:0]  pci_ad_i ;
299
output  [31:0]  pci_ad_o ;
300 2 mihad
 
301 77 mihad
input   [3:0]   pci_cbe_i ;
302
output  [3:0]   pci_cbe_o ;
303 2 mihad
 
304
// parity generation and checking pins
305 77 mihad
input   pci_par_i ;
306
output  pci_par_o ;
307
output  pci_par_oe_o ;
308 2 mihad
 
309 77 mihad
input   pci_perr_i ;
310
output  pci_perr_o ;
311
output  pci_perr_oe_o ;
312 2 mihad
 
313
// system error pin
314 77 mihad
output  pci_serr_o ;
315
output  pci_serr_oe_o ;
316 2 mihad
 
317 62 mihad
`ifdef PCI_BIST
318
/*-----------------------------------------------------
319
BIST debug chain port signals
320
-----------------------------------------------------*/
321 67 tadejm
input   scanb_rst;      // bist scan reset
322
input   scanb_clk;      // bist scan clock
323
input   scanb_si;       // bist scan serial in
324
output  scanb_so;       // bist scan serial out
325 68 tadejm
input   scanb_en;       // bist scan shift enable
326 62 mihad
 
327
// internal wires for serial chain connection
328
wire SO_internal ;
329
wire SI_internal = SO_internal ;
330
`endif
331
 
332 2 mihad
// declare clock and reset wires
333 77 mihad
wire pci_clk = pci_clk_i ;
334
wire wb_clk  = wb_clk_i ;
335 21 mihad
wire reset ; // assigned at pci bridge reset and interrupt logic
336 2 mihad
 
337 21 mihad
/*=========================================================================================================
338
First comes definition of all modules' outputs, so they can be assigned to any other module's input later
339
  in the file, when module is instantiated
340
=========================================================================================================*/
341
// PCI BRIDGE RESET AND INTERRUPT LOGIC OUTPUTS
342
wire    pci_reso_reset ;
343
wire    pci_reso_pci_rstn_out ;
344
wire    pci_reso_pci_rstn_en_out ;
345
wire    pci_reso_rst_o ;
346
wire    pci_into_pci_intan_out ;
347
wire    pci_into_pci_intan_en_out ;
348
wire    pci_into_int_o ;
349
wire    pci_into_conf_isr_int_prop_out ;
350 2 mihad
 
351 21 mihad
// assign pci bridge reset interrupt logic outputs to top outputs where possible
352
assign reset            = pci_reso_reset ;
353 77 mihad
assign pci_rst_o     = pci_reso_pci_rstn_out ;
354
assign pci_rst_oe_o  = pci_reso_pci_rstn_en_out ;
355
assign wb_rst_o         = pci_reso_rst_o ;
356
assign pci_inta_o    = pci_into_pci_intan_out ;
357
assign pci_inta_oe_o = pci_into_pci_intan_en_out ;
358
assign wb_int_o         = pci_into_int_o ;
359 2 mihad
 
360
// WISHBONE SLAVE UNIT OUTPUTS
361
wire    [31:0]  wbu_sdata_out ;
362
wire            wbu_ack_out ;
363
wire            wbu_rty_out ;
364
wire            wbu_err_out ;
365
wire            wbu_pciif_req_out ;
366
wire            wbu_pciif_frame_out ;
367
wire            wbu_pciif_frame_en_out ;
368
wire            wbu_pciif_irdy_out ;
369
wire            wbu_pciif_irdy_en_out ;
370
wire    [31:0]  wbu_pciif_ad_out ;
371
wire            wbu_pciif_ad_en_out ;
372
wire    [3:0]   wbu_pciif_cbe_out ;
373
wire            wbu_pciif_cbe_en_out ;
374
wire    [31:0]  wbu_err_addr_out ;
375
wire    [3:0]   wbu_err_bc_out ;
376
wire            wbu_err_signal_out ;
377
wire            wbu_err_source_out ;
378
wire            wbu_err_rty_exp_out ;
379
wire            wbu_tabort_rec_out ;
380
wire            wbu_mabort_rec_out ;
381
wire    [11:0]  wbu_conf_offset_out ;
382
wire            wbu_conf_renable_out ;
383
wire            wbu_conf_wenable_out ;
384
wire    [3:0]   wbu_conf_be_out ;
385
wire    [31:0]  wbu_conf_data_out ;
386
wire            wbu_del_read_comp_pending_out ;
387
wire            wbu_wbw_fifo_empty_out ;
388 21 mihad
wire            wbu_ad_load_out ;
389
wire            wbu_ad_load_on_transfer_out ;
390 2 mihad
wire            wbu_pciif_frame_load_out ;
391
 
392
// PCI TARGET UNIT OUTPUTS
393 21 mihad
wire    [31:0]  pciu_adr_out ;
394 2 mihad
wire    [31:0]  pciu_mdata_out ;
395
wire            pciu_cyc_out ;
396
wire            pciu_stb_out ;
397
wire            pciu_we_out ;
398 115 tadejm
wire    [2:0]   pciu_cti_out ;
399
wire    [1:0]   pciu_bte_out ;
400 2 mihad
wire    [3:0]   pciu_sel_out ;
401 21 mihad
wire            pciu_pciif_trdy_out ;
402
wire            pciu_pciif_stop_out ;
403
wire            pciu_pciif_devsel_out ;
404 2 mihad
wire            pciu_pciif_trdy_en_out ;
405
wire            pciu_pciif_stop_en_out ;
406
wire            pciu_pciif_devsel_en_out ;
407 21 mihad
wire            pciu_ad_load_out ;
408
wire            pciu_ad_load_on_transfer_out ;
409
wire   [31:0]   pciu_pciif_ad_out ;
410
wire            pciu_pciif_ad_en_out ;
411
wire            pciu_pciif_tabort_set_out ;
412 2 mihad
wire    [31:0]  pciu_err_addr_out ;
413
wire    [3:0]   pciu_err_bc_out ;
414
wire    [31:0]  pciu_err_data_out ;
415
wire    [3:0]   pciu_err_be_out ;
416
wire            pciu_err_signal_out ;
417
wire            pciu_err_source_out ;
418
wire            pciu_err_rty_exp_out ;
419 21 mihad
wire            pciu_conf_select_out ;
420 2 mihad
wire    [11:0]  pciu_conf_offset_out ;
421
wire            pciu_conf_renable_out ;
422
wire            pciu_conf_wenable_out ;
423
wire    [3:0]   pciu_conf_be_out ;
424
wire    [31:0]  pciu_conf_data_out ;
425 21 mihad
wire            pciu_pci_drcomp_pending_out ;
426
wire            pciu_pciw_fifo_empty_out ;
427 2 mihad
 
428
// assign pci target unit's outputs to top outputs where possible
429 77 mihad
assign wbm_adr_o    =   pciu_adr_out ;
430 115 tadejm
assign wbm_dat_o    =   pciu_mdata_out ;
431 77 mihad
assign wbm_cyc_o    =   pciu_cyc_out ;
432
assign wbm_stb_o    =   pciu_stb_out ;
433
assign wbm_we_o     =   pciu_we_out ;
434 115 tadejm
assign wbm_cti_o    =   pciu_cti_out ;
435
assign wbm_bte_o    =   pciu_bte_out ;
436 77 mihad
assign wbm_sel_o    =   pciu_sel_out ;
437 2 mihad
 
438
// CONFIGURATION SPACE OUTPUTS
439
wire    [31:0]  conf_w_data_out ;
440
wire    [31:0]  conf_r_data_out ;
441
wire            conf_serr_enable_out ;
442
wire            conf_perr_response_out ;
443
wire            conf_pci_master_enable_out ;
444
wire            conf_mem_space_enable_out ;
445
wire            conf_io_space_enable_out ;
446 21 mihad
wire    [7:0]   conf_cache_line_size_to_pci_out ;
447
wire    [7:0]   conf_cache_line_size_to_wb_out ;
448
wire            conf_cache_lsize_not_zero_to_wb_out ;
449 2 mihad
wire    [7:0]   conf_latency_tim_out ;
450
 
451 21 mihad
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_ba0_out ;
452
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_ba1_out ;
453
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_ba2_out ;
454
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_ba3_out ;
455
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_ba4_out ;
456
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_ba5_out ;
457
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_ta0_out ;
458
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_ta1_out ;
459
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_ta2_out ;
460
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_ta3_out ;
461
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_ta4_out ;
462
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_ta5_out ;
463
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_am0_out ;
464
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_am1_out ;
465
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_am2_out ;
466
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_am3_out ;
467
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_am4_out ;
468
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_am5_out ;
469
 
470 2 mihad
wire            conf_pci_mem_io0_out ;
471
wire            conf_pci_mem_io1_out ;
472
wire            conf_pci_mem_io2_out ;
473
wire            conf_pci_mem_io3_out ;
474
wire            conf_pci_mem_io4_out ;
475
wire            conf_pci_mem_io5_out ;
476
 
477
wire    [1:0]   conf_pci_img_ctrl0_out ;
478
wire    [1:0]   conf_pci_img_ctrl1_out ;
479
wire    [1:0]   conf_pci_img_ctrl2_out ;
480
wire    [1:0]   conf_pci_img_ctrl3_out ;
481
wire    [1:0]   conf_pci_img_ctrl4_out ;
482
wire    [1:0]   conf_pci_img_ctrl5_out ;
483
 
484 21 mihad
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_ba0_out ;
485
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_ba1_out ;
486
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_ba2_out ;
487
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_ba3_out ;
488
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_ba4_out ;
489
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_ba5_out ;
490 2 mihad
 
491
wire            conf_wb_mem_io0_out ;
492
wire            conf_wb_mem_io1_out ;
493
wire            conf_wb_mem_io2_out ;
494
wire            conf_wb_mem_io3_out ;
495
wire            conf_wb_mem_io4_out ;
496
wire            conf_wb_mem_io5_out ;
497
 
498 21 mihad
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_am0_out ;
499
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_am1_out ;
500
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_am2_out ;
501
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_am3_out ;
502
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_am4_out ;
503
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_am5_out ;
504
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_ta0_out ;
505
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_ta1_out ;
506
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_ta2_out ;
507
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_ta3_out ;
508
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_ta4_out ;
509
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_ta5_out ;
510 2 mihad
wire    [2:0]   conf_wb_img_ctrl0_out ;
511
wire    [2:0]   conf_wb_img_ctrl1_out ;
512
wire    [2:0]   conf_wb_img_ctrl2_out ;
513
wire    [2:0]   conf_wb_img_ctrl3_out ;
514
wire    [2:0]   conf_wb_img_ctrl4_out ;
515
wire    [2:0]   conf_wb_img_ctrl5_out ;
516
wire    [23:0]  conf_ccyc_addr_out ;
517
wire            conf_soft_res_out ;
518 21 mihad
wire            conf_int_out ;
519 2 mihad
 
520
// PCI IO MUX OUTPUTS
521
wire        pci_mux_frame_out ;
522
wire        pci_mux_irdy_out ;
523
wire        pci_mux_devsel_out ;
524
wire        pci_mux_trdy_out ;
525
wire        pci_mux_stop_out ;
526
wire [3:0]  pci_mux_cbe_out ;
527
wire [31:0] pci_mux_ad_out ;
528 21 mihad
wire        pci_mux_ad_load_out ;
529 2 mihad
 
530
wire [31:0] pci_mux_ad_en_out ;
531 21 mihad
wire        pci_mux_ad_en_unregistered_out ;
532 2 mihad
wire        pci_mux_frame_en_out ;
533
wire        pci_mux_irdy_en_out ;
534
wire        pci_mux_devsel_en_out ;
535
wire        pci_mux_trdy_en_out ;
536
wire        pci_mux_stop_en_out ;
537
wire [3:0]  pci_mux_cbe_en_out ;
538
 
539
wire        pci_mux_par_out ;
540
wire        pci_mux_par_en_out ;
541
wire        pci_mux_perr_out ;
542
wire        pci_mux_perr_en_out ;
543
wire        pci_mux_serr_out ;
544
wire        pci_mux_serr_en_out ;
545
 
546
wire        pci_mux_req_out ;
547
wire        pci_mux_req_en_out ;
548
 
549
// assign outputs to top level outputs
550
 
551 77 mihad
assign pci_ad_oe_o       = pci_mux_ad_en_out ;
552
assign pci_frame_oe_o   = pci_mux_frame_en_out ;
553
assign pci_irdy_oe_o    = pci_mux_irdy_en_out ;
554
assign pci_cbe_oe_o     = pci_mux_cbe_en_out ;
555 2 mihad
 
556 77 mihad
assign pci_par_o         =   pci_mux_par_out ;
557
assign pci_par_oe_o      =   pci_mux_par_en_out ;
558
assign pci_perr_o       =   pci_mux_perr_out ;
559
assign pci_perr_oe_o    =   pci_mux_perr_en_out ;
560
assign pci_serr_o       =   pci_mux_serr_out ;
561
assign pci_serr_oe_o    =   pci_mux_serr_en_out ;
562 2 mihad
 
563 77 mihad
assign pci_req_o        =   pci_mux_req_out ;
564
assign pci_req_oe_o     =   pci_mux_req_en_out ;
565 2 mihad
 
566 77 mihad
assign pci_trdy_oe_o    = pci_mux_trdy_en_out ;
567
assign pci_devsel_oe_o  = pci_mux_devsel_en_out ;
568
assign pci_stop_oe_o    = pci_mux_stop_en_out ;
569
assign pci_trdy_o       =  pci_mux_trdy_out ;
570
assign pci_devsel_o     = pci_mux_devsel_out ;
571
assign pci_stop_o       = pci_mux_stop_out ;
572 2 mihad
 
573 77 mihad
assign pci_ad_o          = pci_mux_ad_out ;
574
assign pci_frame_o      = pci_mux_frame_out ;
575
assign pci_irdy_o       = pci_mux_irdy_out ;
576
assign pci_cbe_o        = pci_mux_cbe_out ;
577 2 mihad
 
578
// duplicate output register's outputs
579
wire            out_bckp_frame_out ;
580
wire            out_bckp_irdy_out ;
581
wire            out_bckp_devsel_out ;
582
wire            out_bckp_trdy_out ;
583
wire            out_bckp_stop_out ;
584
wire    [3:0]   out_bckp_cbe_out ;
585
wire            out_bckp_cbe_en_out ;
586
wire    [31:0]  out_bckp_ad_out ;
587
wire            out_bckp_ad_en_out ;
588 21 mihad
wire            out_bckp_irdy_en_out ;
589 2 mihad
wire            out_bckp_frame_en_out ;
590
wire            out_bckp_tar_ad_en_out ;
591
wire            out_bckp_mas_ad_en_out ;
592
wire            out_bckp_trdy_en_out ;
593
 
594
wire            out_bckp_par_out ;
595
wire            out_bckp_par_en_out ;
596
wire            out_bckp_perr_out ;
597
wire            out_bckp_perr_en_out ;
598
wire            out_bckp_serr_out ;
599
wire            out_bckp_serr_en_out ;
600
 
601
 
602
// PARITY CHECKER OUTPUTS
603
wire    parchk_pci_par_out ;
604
wire    parchk_pci_par_en_out ;
605 21 mihad
wire    parchk_pci_perr_out ;
606 2 mihad
wire    parchk_pci_perr_en_out ;
607 21 mihad
wire    parchk_pci_serr_out ;
608 2 mihad
wire    parchk_pci_serr_en_out ;
609
wire    parchk_par_err_detect_out ;
610
wire    parchk_perr_mas_detect_out ;
611
wire    parchk_sig_serr_out ;
612
 
613
// input register outputs
614
wire            in_reg_gnt_out ;
615
wire            in_reg_frame_out ;
616
wire            in_reg_irdy_out ;
617
wire            in_reg_trdy_out ;
618
wire            in_reg_stop_out ;
619
wire            in_reg_devsel_out ;
620 21 mihad
wire            in_reg_idsel_out ;
621 2 mihad
wire    [31:0]  in_reg_ad_out ;
622
wire    [3:0]   in_reg_cbe_out ;
623
 
624 21 mihad
/*=========================================================================================================
625
Now comes definition of all modules' and their appropriate inputs
626
=========================================================================================================*/
627
// PCI BRIDGE RESET AND INTERRUPT LOGIC INPUTS
628 77 mihad
wire    pci_resi_rst_i                  = wb_rst_i ;
629
wire    pci_resi_pci_rstn_in            = pci_rst_i ;
630 21 mihad
wire    pci_resi_conf_soft_res_in       = conf_soft_res_out ;
631 77 mihad
wire    pci_inti_pci_intan_in           = pci_inta_i ;
632 21 mihad
wire    pci_inti_conf_int_in            = conf_int_out ;
633 77 mihad
wire    pci_inti_int_i                  = wb_int_i ;
634 21 mihad
wire    pci_inti_out_bckp_perr_en_in    = out_bckp_perr_en_out ;
635
wire    pci_inti_out_bckp_serr_en_in    = out_bckp_serr_en_out ;
636 2 mihad
 
637 77 mihad
pci_rst_int pci_resets_and_interrupts
638 21 mihad
(
639
    .clk_in                 (pci_clk),
640
    .rst_i                  (pci_resi_rst_i),
641
    .pci_rstn_in            (pci_resi_pci_rstn_in),
642
    .conf_soft_res_in       (pci_resi_conf_soft_res_in),
643
    .reset                  (pci_reso_reset),
644
    .pci_rstn_out           (pci_reso_pci_rstn_out),
645
    .pci_rstn_en_out        (pci_reso_pci_rstn_en_out),
646
    .rst_o                  (pci_reso_rst_o),
647
    .pci_intan_in           (pci_inti_pci_intan_in),
648
    .conf_int_in            (pci_inti_conf_int_in),
649
    .int_i                  (pci_inti_int_i),
650
    .out_bckp_perr_en_in    (pci_inti_out_bckp_perr_en_in),
651
    .out_bckp_serr_en_in    (pci_inti_out_bckp_serr_en_in),
652
    .pci_intan_out          (pci_into_pci_intan_out),
653
    .pci_intan_en_out       (pci_into_pci_intan_en_out),
654
    .int_o                  (pci_into_int_o),
655
    .conf_isr_int_prop_out  (pci_into_conf_isr_int_prop_out)
656
);
657 2 mihad
 
658 106 mihad
 
659
`ifdef PCI_WB_REV_B3
660
 
661
wire            wbs_wbb3_2_wbb2_cyc_o   ;
662
wire            wbs_wbb3_2_wbb2_stb_o   ;
663
wire    [31:0]  wbs_wbb3_2_wbb2_adr_o   ;
664
wire    [31:0]  wbs_wbb3_2_wbb2_dat_i_o ;
665
wire    [31:0]  wbs_wbb3_2_wbb2_dat_o_o ;
666
wire            wbs_wbb3_2_wbb2_we_o    ;
667
wire    [ 3:0]  wbs_wbb3_2_wbb2_sel_o   ;
668
wire            wbs_wbb3_2_wbb2_ack_o   ;
669
wire            wbs_wbb3_2_wbb2_err_o   ;
670
wire            wbs_wbb3_2_wbb2_rty_o   ;
671
wire            wbs_wbb3_2_wbb2_cab_o   ;
672
 
673
// assign wishbone slave unit's outputs to top outputs where possible
674
assign wbs_dat_o    =   wbs_wbb3_2_wbb2_dat_o_o ;
675
assign wbs_ack_o    =   wbs_wbb3_2_wbb2_ack_o   ;
676
assign wbs_rty_o    =   wbs_wbb3_2_wbb2_rty_o   ;
677
assign wbs_err_o    =   wbs_wbb3_2_wbb2_err_o       ;
678
 
679
wire            wbs_wbb3_2_wbb2_cyc_i   =   wbs_cyc_i       ;
680
wire            wbs_wbb3_2_wbb2_stb_i   =   wbs_stb_i       ;
681
wire            wbs_wbb3_2_wbb2_we_i    =   wbs_we_i        ;
682
wire            wbs_wbb3_2_wbb2_ack_i   =   wbu_ack_out     ;
683
wire            wbs_wbb3_2_wbb2_err_i   =   wbu_err_out     ;
684
wire            wbs_wbb3_2_wbb2_rty_i   =   wbu_rty_out     ;
685
wire    [31:0]  wbs_wbb3_2_wbb2_adr_i   =   wbs_adr_i       ;
686
wire    [ 3:0]  wbs_wbb3_2_wbb2_sel_i   =   wbs_sel_i       ;
687
wire    [31:0]  wbs_wbb3_2_wbb2_dat_i_i =   wbs_dat_i       ;
688
wire    [31:0]  wbs_wbb3_2_wbb2_dat_o_i =   wbu_sdata_out   ;
689
wire    [ 2:0]  wbs_wbb3_2_wbb2_cti_i   =   wbs_cti_i       ;
690
wire    [ 1:0]  wbs_wbb3_2_wbb2_bte_i   =   wbs_bte_i       ;
691
 
692
pci_wbs_wbb3_2_wbb2 i_pci_wbs_wbb3_2_wbb2
693
(
694
    .wb_clk_i       (   wb_clk_i    )   ,
695
    .wb_rst_i       (   wb_rst_i    )   ,
696
 
697
    .wbs_cyc_i      (   wbs_wbb3_2_wbb2_cyc_i   )   ,
698
    .wbs_cyc_o      (   wbs_wbb3_2_wbb2_cyc_o   )   ,
699
    .wbs_stb_i      (   wbs_wbb3_2_wbb2_stb_i   )   ,
700
    .wbs_stb_o      (   wbs_wbb3_2_wbb2_stb_o   )   ,
701
    .wbs_adr_i      (   wbs_wbb3_2_wbb2_adr_i   )   ,
702
    .wbs_adr_o      (   wbs_wbb3_2_wbb2_adr_o   )   ,
703
    .wbs_dat_i_i    (   wbs_wbb3_2_wbb2_dat_i_i )   ,
704
    .wbs_dat_i_o    (   wbs_wbb3_2_wbb2_dat_i_o )   ,
705
    .wbs_dat_o_i    (   wbs_wbb3_2_wbb2_dat_o_i )   ,
706
    .wbs_dat_o_o    (   wbs_wbb3_2_wbb2_dat_o_o )   ,
707
    .wbs_we_i       (   wbs_wbb3_2_wbb2_we_i    )   ,
708
    .wbs_we_o       (   wbs_wbb3_2_wbb2_we_o    )   ,
709
    .wbs_sel_i      (   wbs_wbb3_2_wbb2_sel_i   )   ,
710
    .wbs_sel_o      (   wbs_wbb3_2_wbb2_sel_o   )   ,
711
    .wbs_ack_i      (   wbs_wbb3_2_wbb2_ack_i   )   ,
712
    .wbs_ack_o      (   wbs_wbb3_2_wbb2_ack_o   )   ,
713
    .wbs_err_i      (   wbs_wbb3_2_wbb2_err_i   )   ,
714
    .wbs_err_o      (   wbs_wbb3_2_wbb2_err_o   )   ,
715
    .wbs_rty_i      (   wbs_wbb3_2_wbb2_rty_i   )   ,
716
    .wbs_rty_o      (   wbs_wbb3_2_wbb2_rty_o   )   ,
717
    .wbs_cti_i      (   wbs_wbb3_2_wbb2_cti_i   )   ,
718
    .wbs_bte_i      (   wbs_wbb3_2_wbb2_bte_i   )   ,
719
    .wbs_cab_o      (   wbs_wbb3_2_wbb2_cab_o   )
720
) ;
721
 
722 2 mihad
// WISHBONE SLAVE UNIT INPUTS
723 106 mihad
wire    [31:0]  wbu_addr_in     =   wbs_wbb3_2_wbb2_adr_o   ;
724
wire    [31:0]  wbu_sdata_in    =   wbs_wbb3_2_wbb2_dat_i_o ;
725
wire            wbu_cyc_in      =   wbs_wbb3_2_wbb2_cyc_o   ;
726
wire            wbu_stb_in      =   wbs_wbb3_2_wbb2_stb_o   ;
727
wire            wbu_we_in       =   wbs_wbb3_2_wbb2_we_o    ;
728
wire    [3:0]   wbu_sel_in      =   wbs_wbb3_2_wbb2_sel_o   ;
729
wire            wbu_cab_in      =   wbs_wbb3_2_wbb2_cab_o   ;
730
 
731
`else
732
 
733
// WISHBONE SLAVE UNIT INPUTS
734 77 mihad
wire    [31:0]  wbu_addr_in                     =   wbs_adr_i ;
735
wire    [31:0]  wbu_sdata_in                    =   wbs_dat_i ;
736
wire            wbu_cyc_in                      =   wbs_cyc_i ;
737
wire            wbu_stb_in                      =   wbs_stb_i ;
738
wire            wbu_we_in                       =   wbs_we_i ;
739
wire    [3:0]   wbu_sel_in                      =   wbs_sel_i ;
740
wire            wbu_cab_in                      =   wbs_cab_i ;
741 2 mihad
 
742 106 mihad
// assign wishbone slave unit's outputs to top outputs where possible
743
assign wbs_dat_o    =   wbu_sdata_out   ;
744
assign wbs_ack_o    =   wbu_ack_out     ;
745
assign wbs_rty_o    =   wbu_rty_out     ;
746
assign wbs_err_o    =   wbu_err_out     ;
747
 
748
`endif
749
 
750 2 mihad
wire    [5:0]   wbu_map_in                      =   {
751
                                                     conf_wb_mem_io5_out,
752
                                                     conf_wb_mem_io4_out,
753
                                                     conf_wb_mem_io3_out,
754
                                                     conf_wb_mem_io2_out,
755
                                                     conf_wb_mem_io1_out,
756
                                                     conf_wb_mem_io0_out
757
                                                    } ;
758
 
759
wire    [5:0]   wbu_pref_en_in                  =   {
760
                                                     conf_wb_img_ctrl5_out[1],
761
                                                     conf_wb_img_ctrl4_out[1],
762
                                                     conf_wb_img_ctrl3_out[1],
763
                                                     conf_wb_img_ctrl2_out[1],
764
                                                     conf_wb_img_ctrl1_out[1],
765
                                                     conf_wb_img_ctrl0_out[1]
766
                                                    };
767
wire    [5:0]   wbu_mrl_en_in                   =   {
768
                                                     conf_wb_img_ctrl5_out[0],
769
                                                     conf_wb_img_ctrl4_out[0],
770
                                                     conf_wb_img_ctrl3_out[0],
771
                                                     conf_wb_img_ctrl2_out[0],
772
                                                     conf_wb_img_ctrl1_out[0],
773
                                                     conf_wb_img_ctrl0_out[0]
774
                                                    };
775
 
776
wire    [5:0]   wbu_at_en_in                    =   {
777
                                                     conf_wb_img_ctrl5_out[2],
778
                                                     conf_wb_img_ctrl4_out[2],
779
                                                     conf_wb_img_ctrl3_out[2],
780
                                                     conf_wb_img_ctrl2_out[2],
781
                                                     conf_wb_img_ctrl1_out[2],
782
                                                     conf_wb_img_ctrl0_out[2]
783
                                                    } ;
784
 
785
wire            wbu_pci_drcomp_pending_in       =   pciu_pci_drcomp_pending_out ;
786
wire            wbu_pciw_empty_in               =   pciu_pciw_fifo_empty_out ;
787
 
788
`ifdef HOST
789
    wire    [31:0]  wbu_conf_data_in            =   conf_w_data_out ;
790
`else
791
`ifdef GUEST
792
    wire    [31:0]  wbu_conf_data_in            =   conf_r_data_out ;
793
`endif
794
`endif
795
 
796 21 mihad
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_bar0_in  =   conf_wb_ba0_out ;
797
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_bar1_in  =   conf_wb_ba1_out ;
798
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_bar2_in  =   conf_wb_ba2_out ;
799
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_bar3_in  =   conf_wb_ba3_out ;
800
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_bar4_in  =   conf_wb_ba4_out ;
801
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_bar5_in  =   conf_wb_ba5_out ;
802
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_am0_in   =   conf_wb_am0_out ;
803
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_am1_in   =   conf_wb_am1_out ;
804
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_am2_in   =   conf_wb_am2_out ;
805
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_am3_in   =   conf_wb_am3_out ;
806
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_am4_in   =   conf_wb_am4_out ;
807
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_am5_in   =   conf_wb_am5_out ;
808
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_ta0_in   =   conf_wb_ta0_out ;
809
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_ta1_in   =   conf_wb_ta1_out ;
810
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_ta2_in   =   conf_wb_ta2_out ;
811
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_ta3_in   =   conf_wb_ta3_out ;
812
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_ta4_in   =   conf_wb_ta4_out ;
813
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_ta5_in   =   conf_wb_ta5_out ;
814 2 mihad
 
815
wire    [23:0]  wbu_ccyc_addr_in                        =   conf_ccyc_addr_out ;
816
wire            wbu_master_enable_in                    =   conf_pci_master_enable_out ;
817 21 mihad
wire            wbu_cache_line_size_not_zero            =   conf_cache_lsize_not_zero_to_wb_out ;
818
wire    [7:0]   wbu_cache_line_size_in                  =   conf_cache_line_size_to_pci_out ;
819 2 mihad
 
820 77 mihad
wire            wbu_pciif_gnt_in                        = pci_gnt_i ;
821 2 mihad
wire            wbu_pciif_frame_in                      = in_reg_frame_out ;
822
wire            wbu_pciif_irdy_in                       = in_reg_irdy_out ;
823 77 mihad
wire            wbu_pciif_trdy_in                       = pci_trdy_i ;
824
wire            wbu_pciif_stop_in                       = pci_stop_i ;
825
wire            wbu_pciif_devsel_in                     = pci_devsel_i ;
826 2 mihad
wire    [31:0]  wbu_pciif_ad_reg_in                     = in_reg_ad_out ;
827
wire            wbu_pciif_trdy_reg_in                   = in_reg_trdy_out ;
828
wire            wbu_pciif_stop_reg_in                   = in_reg_stop_out ;
829
wire            wbu_pciif_devsel_reg_in                 = in_reg_devsel_out ;
830
 
831
 
832
wire    [7:0]   wbu_latency_tim_val_in                  = conf_latency_tim_out ;
833
 
834
wire            wbu_pciif_frame_en_in                   = out_bckp_frame_en_out ;
835
wire            wbu_pciif_frame_out_in                  = out_bckp_frame_out ;
836
 
837 77 mihad
pci_wb_slave_unit wishbone_slave_unit
838 2 mihad
(
839
    .reset_in                      (reset),
840
    .wb_clock_in                   (wb_clk),
841
    .pci_clock_in                  (pci_clk),
842
    .ADDR_I                        (wbu_addr_in),
843
    .SDATA_I                       (wbu_sdata_in),
844
    .SDATA_O                       (wbu_sdata_out),
845
    .CYC_I                         (wbu_cyc_in),
846
    .STB_I                         (wbu_stb_in),
847
    .WE_I                          (wbu_we_in),
848
    .SEL_I                         (wbu_sel_in),
849
    .ACK_O                         (wbu_ack_out),
850
    .RTY_O                         (wbu_rty_out),
851
    .ERR_O                         (wbu_err_out),
852
    .CAB_I                         (wbu_cab_in),
853
    .wbu_map_in                    (wbu_map_in),
854
    .wbu_pref_en_in                (wbu_pref_en_in),
855
    .wbu_mrl_en_in                 (wbu_mrl_en_in),
856
    .wbu_pci_drcomp_pending_in     (wbu_pci_drcomp_pending_in),
857
    .wbu_conf_data_in              (wbu_conf_data_in),
858
    .wbu_pciw_empty_in             (wbu_pciw_empty_in),
859
    .wbu_bar0_in                   (wbu_bar0_in),
860
    .wbu_bar1_in                   (wbu_bar1_in),
861
    .wbu_bar2_in                   (wbu_bar2_in),
862
    .wbu_bar3_in                   (wbu_bar3_in),
863
    .wbu_bar4_in                   (wbu_bar4_in),
864
    .wbu_bar5_in                   (wbu_bar5_in),
865
    .wbu_am0_in                    (wbu_am0_in),
866
    .wbu_am1_in                    (wbu_am1_in),
867
    .wbu_am2_in                    (wbu_am2_in),
868
    .wbu_am3_in                    (wbu_am3_in),
869
    .wbu_am4_in                    (wbu_am4_in),
870
    .wbu_am5_in                    (wbu_am5_in),
871
    .wbu_ta0_in                    (wbu_ta0_in),
872
    .wbu_ta1_in                    (wbu_ta1_in),
873
    .wbu_ta2_in                    (wbu_ta2_in),
874
    .wbu_ta3_in                    (wbu_ta3_in),
875
    .wbu_ta4_in                    (wbu_ta4_in),
876
    .wbu_ta5_in                    (wbu_ta5_in),
877
    .wbu_at_en_in                  (wbu_at_en_in),
878
    .wbu_ccyc_addr_in              (wbu_ccyc_addr_in),
879
    .wbu_master_enable_in          (wbu_master_enable_in),
880 21 mihad
    .wbu_cache_line_size_not_zero  (wbu_cache_line_size_not_zero),
881 2 mihad
    .wbu_cache_line_size_in        (wbu_cache_line_size_in),
882
    .wbu_pciif_gnt_in              (wbu_pciif_gnt_in),
883
    .wbu_pciif_frame_in            (wbu_pciif_frame_in),
884
    .wbu_pciif_frame_en_in         (wbu_pciif_frame_en_in),
885
    .wbu_pciif_frame_out_in        (wbu_pciif_frame_out_in),
886
    .wbu_pciif_irdy_in             (wbu_pciif_irdy_in),
887
    .wbu_pciif_trdy_in             (wbu_pciif_trdy_in),
888
    .wbu_pciif_stop_in             (wbu_pciif_stop_in),
889
    .wbu_pciif_devsel_in           (wbu_pciif_devsel_in),
890
    .wbu_pciif_ad_reg_in           (wbu_pciif_ad_reg_in),
891
    .wbu_pciif_req_out             (wbu_pciif_req_out),
892
    .wbu_pciif_frame_out           (wbu_pciif_frame_out),
893
    .wbu_pciif_frame_en_out        (wbu_pciif_frame_en_out),
894
    .wbu_pciif_frame_load_out      (wbu_pciif_frame_load_out),
895
    .wbu_pciif_irdy_out            (wbu_pciif_irdy_out),
896
    .wbu_pciif_irdy_en_out         (wbu_pciif_irdy_en_out),
897
    .wbu_pciif_ad_out              (wbu_pciif_ad_out),
898
    .wbu_pciif_ad_en_out           (wbu_pciif_ad_en_out),
899
    .wbu_pciif_cbe_out             (wbu_pciif_cbe_out),
900
    .wbu_pciif_cbe_en_out          (wbu_pciif_cbe_en_out),
901
    .wbu_err_addr_out              (wbu_err_addr_out),
902
    .wbu_err_bc_out                (wbu_err_bc_out),
903
    .wbu_err_signal_out            (wbu_err_signal_out),
904
    .wbu_err_source_out            (wbu_err_source_out),
905
    .wbu_err_rty_exp_out           (wbu_err_rty_exp_out),
906
    .wbu_tabort_rec_out            (wbu_tabort_rec_out),
907
    .wbu_mabort_rec_out            (wbu_mabort_rec_out),
908
    .wbu_conf_offset_out           (wbu_conf_offset_out),
909
    .wbu_conf_renable_out          (wbu_conf_renable_out),
910
    .wbu_conf_wenable_out          (wbu_conf_wenable_out),
911
    .wbu_conf_be_out               (wbu_conf_be_out),
912
    .wbu_conf_data_out             (wbu_conf_data_out),
913
    .wbu_del_read_comp_pending_out (wbu_del_read_comp_pending_out),
914
    .wbu_wbw_fifo_empty_out        (wbu_wbw_fifo_empty_out),
915
    .wbu_latency_tim_val_in        (wbu_latency_tim_val_in),
916 21 mihad
    .wbu_ad_load_out               (wbu_ad_load_out),
917
    .wbu_ad_load_on_transfer_out   (wbu_ad_load_on_transfer_out),
918 2 mihad
    .wbu_pciif_trdy_reg_in         (wbu_pciif_trdy_reg_in),
919
    .wbu_pciif_stop_reg_in         (wbu_pciif_stop_reg_in),
920
    .wbu_pciif_devsel_reg_in       (wbu_pciif_devsel_reg_in)
921 62 mihad
 
922
`ifdef PCI_BIST
923
    ,
924 67 tadejm
    .scanb_rst      (scanb_rst),
925
    .scanb_clk      (scanb_clk),
926
    .scanb_si       (scanb_si),
927 69 mihad
    .scanb_so       (scanb_so_internal),
928 68 tadejm
    .scanb_en       (scanb_en)
929 62 mihad
`endif
930 2 mihad
);
931
 
932
// PCI TARGET UNIT INPUTS
933 77 mihad
wire    [31:0]  pciu_mdata_in                   =   wbm_dat_i ;
934
wire            pciu_ack_in                     =   wbm_ack_i ;
935
wire            pciu_rty_in                     =   wbm_rty_i ;
936
wire            pciu_err_in                     =   wbm_err_i ;
937 2 mihad
 
938
wire    [5:0]   pciu_map_in                     =   {
939
                                                     conf_pci_mem_io5_out,
940
                                                     conf_pci_mem_io4_out,
941
                                                     conf_pci_mem_io3_out,
942
                                                     conf_pci_mem_io2_out,
943
                                                     conf_pci_mem_io1_out,
944
                                                     conf_pci_mem_io0_out
945
                                                    } ;
946
 
947
wire    [5:0]   pciu_pref_en_in                 =   {
948
                                                     conf_pci_img_ctrl5_out[0],
949
                                                     conf_pci_img_ctrl4_out[0],
950
                                                     conf_pci_img_ctrl3_out[0],
951
                                                     conf_pci_img_ctrl2_out[0],
952
                                                     conf_pci_img_ctrl1_out[0],
953
                                                     conf_pci_img_ctrl0_out[0]
954
                                                    };
955
 
956
wire    [5:0]   pciu_at_en_in                   =   {
957
                                                     conf_pci_img_ctrl5_out[1],
958
                                                     conf_pci_img_ctrl4_out[1],
959
                                                     conf_pci_img_ctrl3_out[1],
960
                                                     conf_pci_img_ctrl2_out[1],
961
                                                     conf_pci_img_ctrl1_out[1],
962
                                                     conf_pci_img_ctrl0_out[1]
963
                                                    } ;
964
 
965 21 mihad
wire            pciu_mem_enable_in              =   conf_mem_space_enable_out ;
966
wire            pciu_io_enable_in               =   conf_io_space_enable_out ;
967 2 mihad
 
968
wire            pciu_wbw_fifo_empty_in          =   wbu_wbw_fifo_empty_out ;
969 21 mihad
wire                    pciu_wbu_del_read_comp_pending_in       =       wbu_del_read_comp_pending_out ;
970
wire            pciu_wbu_frame_en_in            =   out_bckp_frame_en_out ;
971 2 mihad
 
972
`ifdef HOST
973
    wire    [31:0]  pciu_conf_data_in           =   conf_r_data_out ;
974
`else
975
`ifdef GUEST
976
    wire    [31:0]  pciu_conf_data_in           =   conf_w_data_out ;
977
`endif
978
`endif
979
 
980 21 mihad
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_bar0_in =   conf_pci_ba0_out ;
981
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_bar1_in =   conf_pci_ba1_out ;
982
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_bar2_in =   conf_pci_ba2_out ;
983
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_bar3_in =   conf_pci_ba3_out ;
984
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_bar4_in =   conf_pci_ba4_out ;
985
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_bar5_in =   conf_pci_ba5_out ;
986
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_am0_in  =   conf_pci_am0_out ;
987
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_am1_in  =   conf_pci_am1_out ;
988
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_am2_in  =   conf_pci_am2_out ;
989
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_am3_in  =   conf_pci_am3_out ;
990
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_am4_in  =   conf_pci_am4_out ;
991
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_am5_in  =   conf_pci_am5_out ;
992
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_ta0_in  =   conf_pci_ta0_out ;
993
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_ta1_in  =   conf_pci_ta1_out ;
994
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_ta2_in  =   conf_pci_ta2_out ;
995
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_ta3_in  =   conf_pci_ta3_out ;
996
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_ta4_in  =   conf_pci_ta4_out ;
997
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_ta5_in  =   conf_pci_ta5_out ;
998 2 mihad
 
999 21 mihad
wire    [7:0]   pciu_cache_line_size_in                 =   conf_cache_line_size_to_wb_out ;
1000
wire            pciu_cache_lsize_not_zero_in            =   conf_cache_lsize_not_zero_to_wb_out ;
1001 2 mihad
 
1002 77 mihad
wire            pciu_pciif_frame_in                     =   pci_frame_i ;
1003
wire            pciu_pciif_irdy_in                      =   pci_irdy_i ;
1004
wire            pciu_pciif_idsel_in                     =   pci_idsel_i ;
1005 21 mihad
wire            pciu_pciif_frame_reg_in                 =   in_reg_frame_out ;
1006
wire            pciu_pciif_irdy_reg_in                  =   in_reg_irdy_out ;
1007
wire            pciu_pciif_idsel_reg_in                 =   in_reg_idsel_out ;
1008
wire    [31:0]  pciu_pciif_ad_reg_in                    =   in_reg_ad_out ;
1009
wire    [3:0]   pciu_pciif_cbe_reg_in                   =   in_reg_cbe_out ;
1010 108 tadejm
wire    [3:0]   pciu_pciif_cbe_in                       =   pci_cbe_i ;
1011 2 mihad
 
1012 21 mihad
wire            pciu_pciif_bckp_trdy_en_in              =   out_bckp_trdy_en_out ;
1013
wire            pciu_pciif_bckp_devsel_in               =   out_bckp_devsel_out ;
1014
wire            pciu_pciif_bckp_trdy_in                 =   out_bckp_trdy_out ;
1015
wire            pciu_pciif_bckp_stop_in                 =   out_bckp_stop_out ;
1016
wire            pciu_pciif_trdy_reg_in                  =   in_reg_trdy_out ;
1017
wire            pciu_pciif_stop_reg_in                  =   in_reg_stop_out ;
1018 2 mihad
 
1019 77 mihad
pci_target_unit pci_target_unit
1020 2 mihad
(
1021
    .reset_in                       (reset),
1022
    .wb_clock_in                    (wb_clk),
1023
    .pci_clock_in                   (pci_clk),
1024 115 tadejm
    .pciu_wbm_adr_o                 (pciu_adr_out),
1025
    .pciu_wbm_dat_o                 (pciu_mdata_out),
1026
    .pciu_wbm_dat_i                 (pciu_mdata_in),
1027
    .pciu_wbm_cyc_o                 (pciu_cyc_out),
1028
    .pciu_wbm_stb_o                 (pciu_stb_out),
1029
    .pciu_wbm_we_o                  (pciu_we_out),
1030
    .pciu_wbm_cti_o                 (pciu_cti_out),
1031
    .pciu_wbm_bte_o                 (pciu_bte_out),
1032
    .pciu_wbm_sel_o                 (pciu_sel_out),
1033
    .pciu_wbm_ack_i                 (pciu_ack_in),
1034
    .pciu_wbm_rty_i                 (pciu_rty_in),
1035
    .pciu_wbm_err_i                 (pciu_err_in),
1036 21 mihad
    .pciu_mem_enable_in             (pciu_mem_enable_in),
1037
    .pciu_io_enable_in              (pciu_io_enable_in),
1038
    .pciu_map_in                    (pciu_map_in),
1039
    .pciu_pref_en_in                (pciu_pref_en_in),
1040
    .pciu_conf_data_in              (pciu_conf_data_in),
1041
    .pciu_wbw_fifo_empty_in         (pciu_wbw_fifo_empty_in),
1042
    .pciu_wbu_del_read_comp_pending_in  (pciu_wbu_del_read_comp_pending_in),
1043
    .pciu_wbu_frame_en_in           (pciu_wbu_frame_en_in),
1044
    .pciu_bar0_in                   (pciu_bar0_in),
1045
    .pciu_bar1_in                   (pciu_bar1_in),
1046
    .pciu_bar2_in                   (pciu_bar2_in),
1047
    .pciu_bar3_in                   (pciu_bar3_in),
1048
    .pciu_bar4_in                   (pciu_bar4_in),
1049
    .pciu_bar5_in                   (pciu_bar5_in),
1050
    .pciu_am0_in                    (pciu_am0_in),
1051
    .pciu_am1_in                    (pciu_am1_in),
1052
    .pciu_am2_in                    (pciu_am2_in),
1053
    .pciu_am3_in                    (pciu_am3_in),
1054
    .pciu_am4_in                    (pciu_am4_in),
1055
    .pciu_am5_in                    (pciu_am5_in),
1056
    .pciu_ta0_in                    (pciu_ta0_in),
1057
    .pciu_ta1_in                    (pciu_ta1_in),
1058
    .pciu_ta2_in                    (pciu_ta2_in),
1059
    .pciu_ta3_in                    (pciu_ta3_in),
1060
    .pciu_ta4_in                    (pciu_ta4_in),
1061
    .pciu_ta5_in                    (pciu_ta5_in),
1062
    .pciu_at_en_in                  (pciu_at_en_in),
1063
    .pciu_cache_line_size_in        (pciu_cache_line_size_in),
1064
    .pciu_cache_lsize_not_zero_in   (pciu_cache_lsize_not_zero_in),
1065
    .pciu_pciif_frame_in            (pciu_pciif_frame_in),
1066
    .pciu_pciif_irdy_in             (pciu_pciif_irdy_in),
1067
    .pciu_pciif_idsel_in            (pciu_pciif_idsel_in),
1068
    .pciu_pciif_frame_reg_in        (pciu_pciif_frame_reg_in),
1069
    .pciu_pciif_irdy_reg_in         (pciu_pciif_irdy_reg_in),
1070
    .pciu_pciif_idsel_reg_in        (pciu_pciif_idsel_reg_in),
1071
    .pciu_pciif_ad_reg_in           (pciu_pciif_ad_reg_in),
1072
    .pciu_pciif_cbe_reg_in          (pciu_pciif_cbe_reg_in),
1073 108 tadejm
    .pciu_pciif_cbe_in              (pciu_pciif_cbe_in),
1074 21 mihad
    .pciu_pciif_bckp_trdy_en_in     (pciu_pciif_bckp_trdy_en_in),
1075
    .pciu_pciif_bckp_devsel_in      (pciu_pciif_bckp_devsel_in),
1076
    .pciu_pciif_bckp_trdy_in        (pciu_pciif_bckp_trdy_in),
1077
    .pciu_pciif_bckp_stop_in        (pciu_pciif_bckp_stop_in),
1078
    .pciu_pciif_trdy_reg_in         (pciu_pciif_trdy_reg_in),
1079
    .pciu_pciif_stop_reg_in         (pciu_pciif_stop_reg_in),
1080
    .pciu_pciif_trdy_out            (pciu_pciif_trdy_out),
1081
    .pciu_pciif_stop_out            (pciu_pciif_stop_out),
1082
    .pciu_pciif_devsel_out          (pciu_pciif_devsel_out),
1083
    .pciu_pciif_trdy_en_out         (pciu_pciif_trdy_en_out),
1084
    .pciu_pciif_stop_en_out         (pciu_pciif_stop_en_out),
1085
    .pciu_pciif_devsel_en_out       (pciu_pciif_devsel_en_out),
1086
    .pciu_ad_load_out               (pciu_ad_load_out),
1087
    .pciu_ad_load_on_transfer_out   (pciu_ad_load_on_transfer_out),
1088
    .pciu_pciif_ad_out              (pciu_pciif_ad_out),
1089
    .pciu_pciif_ad_en_out           (pciu_pciif_ad_en_out),
1090
    .pciu_pciif_tabort_set_out      (pciu_pciif_tabort_set_out),
1091
    .pciu_err_addr_out              (pciu_err_addr_out),
1092
    .pciu_err_bc_out                (pciu_err_bc_out),
1093
    .pciu_err_data_out              (pciu_err_data_out),
1094
    .pciu_err_be_out                (pciu_err_be_out),
1095
    .pciu_err_signal_out            (pciu_err_signal_out),
1096
    .pciu_err_source_out            (pciu_err_source_out),
1097
    .pciu_err_rty_exp_out           (pciu_err_rty_exp_out),
1098
    .pciu_conf_offset_out           (pciu_conf_offset_out),
1099
    .pciu_conf_renable_out          (pciu_conf_renable_out),
1100
    .pciu_conf_wenable_out          (pciu_conf_wenable_out),
1101
    .pciu_conf_be_out               (pciu_conf_be_out),
1102
    .pciu_conf_data_out             (pciu_conf_data_out),
1103
    .pciu_conf_select_out           (pciu_conf_select_out),
1104
    .pciu_pci_drcomp_pending_out    (pciu_pci_drcomp_pending_out),
1105
    .pciu_pciw_fifo_empty_out       (pciu_pciw_fifo_empty_out)
1106 62 mihad
 
1107
`ifdef PCI_BIST
1108
    ,
1109 67 tadejm
    .scanb_rst      (scanb_rst),
1110
    .scanb_clk      (scanb_clk),
1111 69 mihad
    .scanb_si       (scanb_so_internal),
1112 67 tadejm
    .scanb_so       (scanb_so),
1113 68 tadejm
    .scanb_en       (scanb_en)
1114 62 mihad
`endif
1115 2 mihad
);
1116
 
1117
 
1118
// CONFIGURATION SPACE INPUTS
1119
`ifdef HOST
1120
 
1121
    wire    [11:0]  conf_w_addr_in          =       wbu_conf_offset_out ;
1122
    wire    [31:0]  conf_w_data_in          =       wbu_conf_data_out ;
1123
    wire            conf_w_we_in            =       wbu_conf_wenable_out ;
1124
    wire            conf_w_re_in            =       wbu_conf_renable_out ;
1125
    wire    [3:0]   conf_w_be_in            =       wbu_conf_be_out     ;
1126
    wire            conf_w_clock            =       wb_clk ;
1127 21 mihad
    wire    [11:0]  conf_r_addr_in          =       pciu_conf_offset_out ;
1128
    wire            conf_r_re_in            =       pciu_conf_renable_out ;
1129 2 mihad
 
1130
`else
1131
`ifdef GUEST
1132
 
1133
    wire    [11:0]  conf_r_addr_in          =       wbu_conf_offset_out ;
1134
    wire            conf_r_re_in            =       wbu_conf_renable_out ;
1135
    wire            conf_w_clock            =       pci_clk ;
1136 21 mihad
    wire    [11:0]  conf_w_addr_in          =       pciu_conf_offset_out ;
1137
    wire    [31:0]  conf_w_data_in          =       pciu_conf_data_out ;
1138
    wire            conf_w_we_in            =       pciu_conf_wenable_out ;
1139
    wire            conf_w_re_in            =       pciu_conf_renable_out ;
1140
    wire    [3:0]   conf_w_be_in            =       pciu_conf_be_out ;
1141 2 mihad
 
1142
`endif
1143
`endif
1144
 
1145
 
1146
wire            conf_perr_in                            =   parchk_par_err_detect_out ;
1147
wire            conf_serr_in                            =   parchk_sig_serr_out ;
1148
wire            conf_master_abort_recv_in               =   wbu_mabort_rec_out ;
1149
wire            conf_target_abort_recv_in               =   wbu_tabort_rec_out ;
1150
wire            conf_target_abort_set_in                =   pciu_pciif_tabort_set_out ;
1151
 
1152
wire            conf_master_data_par_err_in             =   parchk_perr_mas_detect_out ;
1153
 
1154
wire    [3:0]   conf_pci_err_be_in      = pciu_err_be_out ;
1155 21 mihad
wire    [3:0]   conf_pci_err_bc_in      = pciu_err_bc_out;
1156
wire            conf_pci_err_es_in      = pciu_err_source_out ;
1157 2 mihad
wire            conf_pci_err_rty_exp_in = pciu_err_rty_exp_out ;
1158
wire            conf_pci_err_sig_in     = pciu_err_signal_out ;
1159
wire    [31:0]  conf_pci_err_addr_in    = pciu_err_addr_out ;
1160
wire    [31:0]  conf_pci_err_data_in    = pciu_err_data_out ;
1161
 
1162
wire    [3:0]   conf_wb_err_be_in       =   out_bckp_cbe_out ;
1163
wire    [3:0]   conf_wb_err_bc_in       =   wbu_err_bc_out ;
1164
wire            conf_wb_err_rty_exp_in  =   wbu_err_rty_exp_out ;
1165
wire            conf_wb_err_es_in       =   wbu_err_source_out ;
1166
wire            conf_wb_err_sig_in      =   wbu_err_signal_out ;
1167
wire    [31:0]  conf_wb_err_addr_in     =   wbu_err_addr_out ;
1168
wire    [31:0]  conf_wb_err_data_in     =   out_bckp_ad_out ;
1169
 
1170 21 mihad
wire            conf_isr_int_prop_in    =   pci_into_conf_isr_int_prop_out ;
1171
wire            conf_par_err_int_in     =   parchk_perr_mas_detect_out ;
1172
wire            conf_sys_err_int_in     =   parchk_sig_serr_out ;
1173 2 mihad
 
1174 77 mihad
pci_conf_space configuration(
1175 21 mihad
                                .reset                      (reset),
1176
                                .pci_clk                    (pci_clk),
1177
                                .wb_clk                     (wb_clk),
1178
                                .w_conf_address_in          (conf_w_addr_in),
1179
                                .w_conf_data_in             (conf_w_data_in),
1180
                                .w_conf_data_out            (conf_w_data_out),
1181
                                .r_conf_address_in          (conf_r_addr_in),
1182
                                .r_conf_data_out            (conf_r_data_out),
1183
                                .w_we                       (conf_w_we_in),
1184
                                .w_re                       (conf_w_re_in),
1185
                                .r_re                       (conf_r_re_in),
1186
                                .w_byte_en                  (conf_w_be_in),
1187
                                .w_clock                    (conf_w_clock),
1188
                                .serr_enable                (conf_serr_enable_out),
1189
                                .perr_response              (conf_perr_response_out),
1190
                                .pci_master_enable          (conf_pci_master_enable_out),
1191
                                .memory_space_enable        (conf_mem_space_enable_out),
1192
                                .io_space_enable            (conf_io_space_enable_out),
1193
                                .perr_in                    (conf_perr_in),
1194
                                .serr_in                    (conf_serr_in),
1195
                                .master_abort_recv          (conf_master_abort_recv_in),
1196
                                .target_abort_recv          (conf_target_abort_recv_in),
1197
                                .target_abort_set           (conf_target_abort_set_in),
1198
                                .master_data_par_err        (conf_master_data_par_err_in),
1199
                                .cache_line_size_to_pci     (conf_cache_line_size_to_pci_out),
1200
                                .cache_line_size_to_wb      (conf_cache_line_size_to_wb_out),
1201
                                .cache_lsize_not_zero_to_wb (conf_cache_lsize_not_zero_to_wb_out),
1202
                                .latency_tim                (conf_latency_tim_out),
1203
                                .pci_base_addr0             (conf_pci_ba0_out),
1204
                                .pci_base_addr1             (conf_pci_ba1_out),
1205
                                .pci_base_addr2             (conf_pci_ba2_out),
1206
                                .pci_base_addr3             (conf_pci_ba3_out),
1207
                                .pci_base_addr4             (conf_pci_ba4_out),
1208
                                .pci_base_addr5             (conf_pci_ba5_out),
1209
                                .pci_memory_io0             (conf_pci_mem_io0_out),
1210
                                .pci_memory_io1             (conf_pci_mem_io1_out),
1211
                                .pci_memory_io2             (conf_pci_mem_io2_out),
1212
                                .pci_memory_io3             (conf_pci_mem_io3_out),
1213
                                .pci_memory_io4             (conf_pci_mem_io4_out),
1214
                                .pci_memory_io5             (conf_pci_mem_io5_out),
1215
                                .pci_addr_mask0             (conf_pci_am0_out),
1216
                                .pci_addr_mask1             (conf_pci_am1_out),
1217
                                .pci_addr_mask2             (conf_pci_am2_out),
1218
                                .pci_addr_mask3             (conf_pci_am3_out),
1219
                                .pci_addr_mask4             (conf_pci_am4_out),
1220
                                .pci_addr_mask5             (conf_pci_am5_out),
1221
                                .pci_tran_addr0             (conf_pci_ta0_out),
1222
                                .pci_tran_addr1             (conf_pci_ta1_out),
1223
                                .pci_tran_addr2             (conf_pci_ta2_out),
1224
                                .pci_tran_addr3             (conf_pci_ta3_out),
1225
                                .pci_tran_addr4             (conf_pci_ta4_out),
1226
                                .pci_tran_addr5             (conf_pci_ta5_out),
1227
                                .pci_img_ctrl0              (conf_pci_img_ctrl0_out),
1228
                                .pci_img_ctrl1              (conf_pci_img_ctrl1_out),
1229
                                .pci_img_ctrl2              (conf_pci_img_ctrl2_out),
1230
                                .pci_img_ctrl3              (conf_pci_img_ctrl3_out),
1231
                                .pci_img_ctrl4              (conf_pci_img_ctrl4_out),
1232
                                .pci_img_ctrl5              (conf_pci_img_ctrl5_out),
1233
                                .pci_error_be               (conf_pci_err_be_in),
1234
                                .pci_error_bc               (conf_pci_err_bc_in),
1235
                                .pci_error_rty_exp          (conf_pci_err_rty_exp_in),
1236
                                .pci_error_es               (conf_pci_err_es_in),
1237
                                .pci_error_sig              (conf_pci_err_sig_in),
1238
                                .pci_error_addr             (conf_pci_err_addr_in),
1239
                                .pci_error_data             (conf_pci_err_data_in),
1240
                                .wb_base_addr0              (conf_wb_ba0_out),
1241
                                .wb_base_addr1              (conf_wb_ba1_out),
1242
                                .wb_base_addr2              (conf_wb_ba2_out),
1243
                                .wb_base_addr3              (conf_wb_ba3_out),
1244
                                .wb_base_addr4              (conf_wb_ba4_out),
1245
                                .wb_base_addr5              (conf_wb_ba5_out),
1246
                                .wb_memory_io0              (conf_wb_mem_io0_out),
1247
                                .wb_memory_io1              (conf_wb_mem_io1_out),
1248
                                .wb_memory_io2              (conf_wb_mem_io2_out),
1249
                                .wb_memory_io3              (conf_wb_mem_io3_out),
1250
                                .wb_memory_io4              (conf_wb_mem_io4_out),
1251
                                .wb_memory_io5              (conf_wb_mem_io5_out),
1252
                                .wb_addr_mask0              (conf_wb_am0_out),
1253
                                .wb_addr_mask1              (conf_wb_am1_out),
1254
                                .wb_addr_mask2              (conf_wb_am2_out),
1255
                                .wb_addr_mask3              (conf_wb_am3_out),
1256
                                .wb_addr_mask4              (conf_wb_am4_out),
1257
                                .wb_addr_mask5              (conf_wb_am5_out),
1258
                                .wb_tran_addr0              (conf_wb_ta0_out),
1259
                                .wb_tran_addr1              (conf_wb_ta1_out),
1260
                                .wb_tran_addr2              (conf_wb_ta2_out),
1261
                                .wb_tran_addr3              (conf_wb_ta3_out),
1262
                                .wb_tran_addr4              (conf_wb_ta4_out),
1263
                                .wb_tran_addr5              (conf_wb_ta5_out),
1264
                                .wb_img_ctrl0               (conf_wb_img_ctrl0_out),
1265
                                .wb_img_ctrl1               (conf_wb_img_ctrl1_out),
1266
                                .wb_img_ctrl2               (conf_wb_img_ctrl2_out),
1267
                                .wb_img_ctrl3               (conf_wb_img_ctrl3_out),
1268
                                .wb_img_ctrl4               (conf_wb_img_ctrl4_out),
1269
                                .wb_img_ctrl5               (conf_wb_img_ctrl5_out),
1270
                                .wb_error_be                (conf_wb_err_be_in),
1271
                                .wb_error_bc                (conf_wb_err_bc_in),
1272
                                .wb_error_rty_exp           (conf_wb_err_rty_exp_in),
1273
                                .wb_error_es                (conf_wb_err_es_in),
1274
                                .wb_error_sig               (conf_wb_err_sig_in),
1275
                                .wb_error_addr              (conf_wb_err_addr_in),
1276
                                .wb_error_data              (conf_wb_err_data_in),
1277
                                .config_addr                (conf_ccyc_addr_out),
1278
                                .icr_soft_res               (conf_soft_res_out),
1279
                                .int_out                    (conf_int_out),
1280
                                .isr_int_prop               (conf_isr_int_prop_in),
1281
                                .isr_par_err_int            (conf_par_err_int_in),
1282
                                .isr_sys_err_int            (conf_sys_err_int_in)
1283 2 mihad
                            ) ;
1284
 
1285
// pci data io multiplexer inputs
1286 21 mihad
wire            pci_mux_tar_ad_en_in            = pciu_pciif_ad_en_out ;
1287
wire            pci_mux_tar_ad_en_reg_in        = out_bckp_tar_ad_en_out ;
1288
wire    [31:0]  pci_mux_tar_ad_in               = pciu_pciif_ad_out ;
1289
wire            pci_mux_devsel_in               = pciu_pciif_devsel_out ;
1290
wire            pci_mux_devsel_en_in            = pciu_pciif_devsel_en_out ;
1291
wire            pci_mux_trdy_in                 = pciu_pciif_trdy_out ;
1292
wire            pci_mux_trdy_en_in              = pciu_pciif_trdy_en_out ;
1293
wire            pci_mux_stop_in                 = pciu_pciif_stop_out ;
1294
wire            pci_mux_stop_en_in              = pciu_pciif_stop_en_out ;
1295
wire            pci_mux_tar_load_in             = pciu_ad_load_out ;
1296
wire            pci_mux_tar_load_on_transfer_in = pciu_ad_load_on_transfer_out ;
1297 2 mihad
 
1298
wire            pci_mux_mas_ad_en_in    = wbu_pciif_ad_en_out ;
1299
wire    [31:0]  pci_mux_mas_ad_in       = wbu_pciif_ad_out ;
1300
 
1301 21 mihad
wire            pci_mux_frame_in                = wbu_pciif_frame_out ;
1302
wire            pci_mux_frame_en_in             = wbu_pciif_frame_en_out ;
1303
wire            pci_mux_irdy_in                 = wbu_pciif_irdy_out;
1304
wire            pci_mux_irdy_en_in              = wbu_pciif_irdy_en_out;
1305
wire            pci_mux_mas_load_in             = wbu_ad_load_out ;
1306
wire            pci_mux_mas_load_on_transfer_in = wbu_ad_load_on_transfer_out ;
1307
wire [3:0]      pci_mux_cbe_in                  = wbu_pciif_cbe_out ;
1308
wire            pci_mux_cbe_en_in               = wbu_pciif_cbe_en_out ;
1309 2 mihad
 
1310
wire            pci_mux_par_in              = parchk_pci_par_out ;
1311 21 mihad
wire            pci_mux_par_en_in           = parchk_pci_par_en_out ;
1312 2 mihad
wire            pci_mux_perr_in             = parchk_pci_perr_out ;
1313
wire            pci_mux_perr_en_in          = parchk_pci_perr_en_out ;
1314
wire            pci_mux_serr_in             = parchk_pci_serr_out ;
1315
wire            pci_mux_serr_en_in          = parchk_pci_serr_en_out;
1316
 
1317 21 mihad
wire            pci_mux_req_in              =   wbu_pciif_req_out ;
1318 2 mihad
wire            pci_mux_frame_load_in       =   wbu_pciif_frame_load_out ;
1319
 
1320 77 mihad
wire            pci_mux_pci_irdy_in         =   pci_irdy_i ;
1321
wire            pci_mux_pci_trdy_in         =   pci_trdy_i ;
1322
wire            pci_mux_pci_frame_in        =   pci_frame_i ;
1323
wire            pci_mux_pci_stop_in         =   pci_stop_i ;
1324 21 mihad
 
1325 77 mihad
pci_io_mux pci_io_mux
1326 2 mihad
(
1327 21 mihad
    .reset_in                   (reset),
1328
    .clk_in                     (pci_clk),
1329
    .frame_in                   (pci_mux_frame_in),
1330
    .frame_en_in                (pci_mux_frame_en_in),
1331
    .frame_load_in              (pci_mux_frame_load_in),
1332
    .irdy_in                    (pci_mux_irdy_in),
1333
    .irdy_en_in                 (pci_mux_irdy_en_in),
1334
    .devsel_in                  (pci_mux_devsel_in),
1335
    .devsel_en_in               (pci_mux_devsel_en_in),
1336
    .trdy_in                    (pci_mux_trdy_in),
1337
    .trdy_en_in                 (pci_mux_trdy_en_in),
1338
    .stop_in                    (pci_mux_stop_in),
1339
    .stop_en_in                 (pci_mux_stop_en_in),
1340
    .master_load_in             (pci_mux_mas_load_in),
1341
    .master_load_on_transfer_in (pci_mux_mas_load_on_transfer_in),
1342
    .target_load_in             (pci_mux_tar_load_in),
1343
    .target_load_on_transfer_in (pci_mux_tar_load_on_transfer_in),
1344
    .cbe_in                     (pci_mux_cbe_in),
1345
    .cbe_en_in                  (pci_mux_cbe_en_in),
1346
    .mas_ad_in                  (pci_mux_mas_ad_in),
1347
    .tar_ad_in                  (pci_mux_tar_ad_in),
1348 2 mihad
 
1349 21 mihad
    .mas_ad_en_in               (pci_mux_mas_ad_en_in),
1350
    .tar_ad_en_in               (pci_mux_tar_ad_en_in),
1351
    .tar_ad_en_reg_in           (pci_mux_tar_ad_en_reg_in),
1352 2 mihad
 
1353 21 mihad
    .par_in                     (pci_mux_par_in),
1354
    .par_en_in                  (pci_mux_par_en_in),
1355
    .perr_in                    (pci_mux_perr_in),
1356
    .perr_en_in                 (pci_mux_perr_en_in),
1357
    .serr_in                    (pci_mux_serr_in),
1358
    .serr_en_in                 (pci_mux_serr_en_in),
1359 2 mihad
 
1360 21 mihad
    .frame_en_out               (pci_mux_frame_en_out),
1361
    .irdy_en_out                (pci_mux_irdy_en_out),
1362
    .devsel_en_out              (pci_mux_devsel_en_out),
1363
    .trdy_en_out                (pci_mux_trdy_en_out),
1364
    .stop_en_out                (pci_mux_stop_en_out),
1365
    .cbe_en_out                 (pci_mux_cbe_en_out),
1366
    .ad_en_out                  (pci_mux_ad_en_out),
1367 2 mihad
 
1368 21 mihad
    .frame_out                  (pci_mux_frame_out),
1369
    .irdy_out                   (pci_mux_irdy_out),
1370
    .devsel_out                 (pci_mux_devsel_out),
1371
    .trdy_out                   (pci_mux_trdy_out),
1372
    .stop_out                   (pci_mux_stop_out),
1373
    .cbe_out                    (pci_mux_cbe_out),
1374
    .ad_out                     (pci_mux_ad_out),
1375
    .ad_load_out                (pci_mux_ad_load_out),
1376
 
1377
    .par_out                    (pci_mux_par_out),
1378
    .par_en_out                 (pci_mux_par_en_out),
1379
    .perr_out                   (pci_mux_perr_out),
1380
    .perr_en_out                (pci_mux_perr_en_out),
1381
    .serr_out                   (pci_mux_serr_out),
1382
    .serr_en_out                (pci_mux_serr_en_out),
1383
    .req_in                     (pci_mux_req_in),
1384
    .req_out                    (pci_mux_req_out),
1385
    .req_en_out                 (pci_mux_req_en_out),
1386
    .pci_irdy_in                (pci_mux_pci_irdy_in),
1387
    .pci_trdy_in                (pci_mux_pci_trdy_in),
1388
    .pci_frame_in               (pci_mux_pci_frame_in),
1389
    .pci_stop_in                (pci_mux_pci_stop_in),
1390
    .ad_en_unregistered_out     (pci_mux_ad_en_unregistered_out)
1391 2 mihad
);
1392
 
1393 77 mihad
pci_cur_out_reg output_backup
1394 2 mihad
(
1395 21 mihad
    .reset_in               (reset),
1396
    .clk_in                 (pci_clk),
1397
    .frame_in               (pci_mux_frame_in),
1398
    .frame_en_in            (pci_mux_frame_en_in),
1399
    .frame_load_in          (pci_mux_frame_load_in),
1400
    .irdy_in                (pci_mux_irdy_in),
1401
    .irdy_en_in             (pci_mux_irdy_en_in),
1402
    .devsel_in              (pci_mux_devsel_in),
1403
    .trdy_in                (pci_mux_trdy_in),
1404
    .trdy_en_in             (pci_mux_trdy_en_in),
1405
    .stop_in                (pci_mux_stop_in),
1406
    .ad_load_in             (pci_mux_ad_load_out),
1407
    .cbe_in                 (pci_mux_cbe_in),
1408
    .cbe_en_in              (pci_mux_cbe_en_in),
1409
    .mas_ad_in              (pci_mux_mas_ad_in),
1410
    .tar_ad_in              (pci_mux_tar_ad_in),
1411 2 mihad
 
1412 21 mihad
    .mas_ad_en_in           (pci_mux_mas_ad_en_in),
1413
    .tar_ad_en_in           (pci_mux_tar_ad_en_in),
1414
    .ad_en_unregistered_in  (pci_mux_ad_en_unregistered_out),
1415
 
1416
    .par_in                 (pci_mux_par_in),
1417
    .par_en_in              (pci_mux_par_en_in),
1418
    .perr_in                (pci_mux_perr_in),
1419
    .perr_en_in             (pci_mux_perr_en_in),
1420
    .serr_in                (pci_mux_serr_in),
1421
    .serr_en_in             (pci_mux_serr_en_in),
1422
 
1423
    .frame_out              (out_bckp_frame_out),
1424
    .frame_en_out           (out_bckp_frame_en_out),
1425
    .irdy_out               (out_bckp_irdy_out),
1426
    .irdy_en_out            (out_bckp_irdy_en_out),
1427
    .devsel_out             (out_bckp_devsel_out),
1428
    .trdy_out               (out_bckp_trdy_out),
1429
    .trdy_en_out            (out_bckp_trdy_en_out),
1430
    .stop_out               (out_bckp_stop_out),
1431
    .cbe_out                (out_bckp_cbe_out),
1432
    .ad_out                 (out_bckp_ad_out),
1433
    .ad_en_out              (out_bckp_ad_en_out),
1434
    .cbe_en_out             (out_bckp_cbe_en_out),
1435
    .tar_ad_en_out          (out_bckp_tar_ad_en_out),
1436
    .mas_ad_en_out          (out_bckp_mas_ad_en_out),
1437
 
1438
    .par_out                (out_bckp_par_out),
1439
    .par_en_out             (out_bckp_par_en_out),
1440
    .perr_out               (out_bckp_perr_out),
1441
    .perr_en_out            (out_bckp_perr_en_out),
1442
    .serr_out               (out_bckp_serr_out),
1443
    .serr_en_out            (out_bckp_serr_en_out)
1444 2 mihad
) ;
1445
 
1446
// PARITY CHECKER INPUTS
1447 77 mihad
wire            parchk_pci_par_in               =   pci_par_i ;
1448
wire            parchk_pci_perr_in              =   pci_perr_i ;
1449 2 mihad
wire            parchk_pci_frame_reg_in         =   in_reg_frame_out ;
1450 21 mihad
wire            parchk_pci_frame_en_in          =   out_bckp_frame_en_out ;
1451 2 mihad
wire            parchk_pci_irdy_en_in           =   out_bckp_irdy_en_out ;
1452 21 mihad
wire            parchk_pci_irdy_reg_in          =   in_reg_irdy_out ;
1453
wire            parchk_pci_trdy_reg_in          =   in_reg_trdy_out ;
1454 2 mihad
 
1455
 
1456 21 mihad
wire            parchk_pci_trdy_en_in           =   out_bckp_trdy_en_out ;
1457 2 mihad
 
1458
 
1459 21 mihad
wire    [31:0]  parchk_pci_ad_out_in            =   out_bckp_ad_out ;
1460 2 mihad
wire    [31:0]  parchk_pci_ad_reg_in            =   in_reg_ad_out ;
1461 77 mihad
wire    [3:0]   parchk_pci_cbe_in_in            =   pci_cbe_i ;
1462 21 mihad
wire    [3:0]   parchk_pci_cbe_reg_in           =   in_reg_cbe_out ;
1463 2 mihad
wire    [3:0]   parchk_pci_cbe_out_in           =   out_bckp_cbe_out ;
1464
wire            parchk_pci_ad_en_in             =   out_bckp_ad_en_out ;
1465
wire            parchk_par_err_response_in      =   conf_perr_response_out ;
1466
wire            parchk_serr_enable_in           =   conf_serr_enable_out ;
1467
 
1468
wire            parchk_pci_perr_out_in          =   out_bckp_perr_out ;
1469
wire            parchk_pci_serr_en_in           =   out_bckp_serr_en_out ;
1470
wire            parchk_pci_serr_out_in          =   out_bckp_serr_out ;
1471
wire            parchk_pci_cbe_en_in            =   out_bckp_cbe_en_out ;
1472
 
1473
wire            parchk_pci_par_en_in            =   out_bckp_par_en_out ;
1474
 
1475 77 mihad
pci_parity_check parity_checker
1476 2 mihad
(
1477
    .reset_in               (reset),
1478
    .clk_in                 (pci_clk),
1479
    .pci_par_in             (parchk_pci_par_in),
1480
    .pci_par_out            (parchk_pci_par_out),
1481
    .pci_par_en_out         (parchk_pci_par_en_out),
1482
    .pci_par_en_in          (parchk_pci_par_en_in),
1483
    .pci_perr_in            (parchk_pci_perr_in),
1484
    .pci_perr_out           (parchk_pci_perr_out),
1485
    .pci_perr_en_out        (parchk_pci_perr_en_out),
1486
    .pci_perr_out_in        (parchk_pci_perr_out_in),
1487
    .pci_serr_out           (parchk_pci_serr_out),
1488
    .pci_serr_out_in        (parchk_pci_serr_out_in),
1489
    .pci_serr_en_out        (parchk_pci_serr_en_out),
1490
    .pci_serr_en_in         (parchk_pci_serr_en_in),
1491
    .pci_frame_reg_in       (parchk_pci_frame_reg_in),
1492
    .pci_frame_en_in        (parchk_pci_frame_en_in),
1493
    .pci_irdy_en_in         (parchk_pci_irdy_en_in),
1494
    .pci_irdy_reg_in        (parchk_pci_irdy_reg_in),
1495
    .pci_trdy_reg_in        (parchk_pci_trdy_reg_in),
1496
    .pci_trdy_en_in         (parchk_pci_trdy_en_in),
1497
    .pci_ad_out_in          (parchk_pci_ad_out_in),
1498
    .pci_ad_reg_in          (parchk_pci_ad_reg_in),
1499
    .pci_cbe_in_in          (parchk_pci_cbe_in_in),
1500 21 mihad
    .pci_cbe_reg_in         (parchk_pci_cbe_reg_in),
1501 2 mihad
    .pci_cbe_en_in          (parchk_pci_cbe_en_in),
1502
    .pci_cbe_out_in         (parchk_pci_cbe_out_in),
1503
    .pci_ad_en_in           (parchk_pci_ad_en_in),
1504
    .par_err_response_in    (parchk_par_err_response_in),
1505
    .par_err_detect_out     (parchk_par_err_detect_out),
1506
    .perr_mas_detect_out    (parchk_perr_mas_detect_out),
1507
    .serr_enable_in         (parchk_serr_enable_in),
1508
    .sig_serr_out           (parchk_sig_serr_out)
1509
);
1510
 
1511 77 mihad
wire            in_reg_gnt_in    = pci_gnt_i ;
1512
wire            in_reg_frame_in  = pci_frame_i ;
1513
wire            in_reg_irdy_in   = pci_irdy_i ;
1514
wire            in_reg_trdy_in   = pci_trdy_i ;
1515
wire            in_reg_stop_in   = pci_stop_i ;
1516
wire            in_reg_devsel_in = pci_devsel_i ;
1517
wire            in_reg_idsel_in  = pci_idsel_i ;
1518
wire    [31:0]  in_reg_ad_in     = pci_ad_i ;
1519
wire    [3:0]   in_reg_cbe_in    = pci_cbe_i ;
1520 2 mihad
 
1521 77 mihad
pci_in_reg input_register
1522 2 mihad
(
1523
    .reset_in       (reset),
1524
    .clk_in         (pci_clk),
1525 21 mihad
 
1526 2 mihad
    .pci_gnt_in     (in_reg_gnt_in),
1527
    .pci_frame_in   (in_reg_frame_in),
1528
    .pci_irdy_in    (in_reg_irdy_in),
1529
    .pci_trdy_in    (in_reg_trdy_in),
1530
    .pci_stop_in    (in_reg_stop_in),
1531
    .pci_devsel_in  (in_reg_devsel_in),
1532 21 mihad
    .pci_idsel_in   (in_reg_idsel_in),
1533 2 mihad
    .pci_ad_in      (in_reg_ad_in),
1534
    .pci_cbe_in     (in_reg_cbe_in),
1535 21 mihad
 
1536 2 mihad
    .pci_gnt_reg_out    (in_reg_gnt_out),
1537
    .pci_frame_reg_out  (in_reg_frame_out),
1538
    .pci_irdy_reg_out   (in_reg_irdy_out),
1539
    .pci_trdy_reg_out   (in_reg_trdy_out),
1540
    .pci_stop_reg_out   (in_reg_stop_out),
1541
    .pci_devsel_reg_out (in_reg_devsel_out),
1542 21 mihad
    .pci_idsel_reg_out  (in_reg_idsel_out),
1543 2 mihad
    .pci_ad_reg_out     (in_reg_ad_out),
1544
    .pci_cbe_reg_out    (in_reg_cbe_out)
1545
);
1546
 
1547 21 mihad
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.