OpenCores
URL https://opencores.org/ocsvn/pci/pci/trunk

Subversion Repositories pci

[/] [pci/] [tags/] [rel_3/] [rtl/] [verilog/] [pci_bridge32.v] - Blame information for rev 154

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 mihad
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  File name "pci_bridge32.v"                                  ////
4
////                                                              ////
5
////  This file is part of the "PCI bridge" project               ////
6
////  http://www.opencores.org/cores/pci/                         ////
7
////                                                              ////
8
////  Author(s):                                                  ////
9
////      - Miha Dolenc (mihad@opencores.org)                     ////
10
////      - Tadej Markovic (tadej@opencores.org)                  ////
11
////                                                              ////
12
////  All additional information is avaliable in the README       ////
13
////  file.                                                       ////
14
////                                                              ////
15
////                                                              ////
16
//////////////////////////////////////////////////////////////////////
17
////                                                              ////
18
//// Copyright (C) 2001 Miha Dolenc, mihad@opencores.org          ////
19
////                                                              ////
20
//// This source file may be used and distributed without         ////
21
//// restriction provided that this copyright statement is not    ////
22
//// removed from the file and that any derivative work contains  ////
23
//// the original copyright notice and the associated disclaimer. ////
24
////                                                              ////
25
//// This source file is free software; you can redistribute it   ////
26
//// and/or modify it under the terms of the GNU Lesser General   ////
27
//// Public License as published by the Free Software Foundation; ////
28
//// either version 2.1 of the License, or (at your option) any   ////
29
//// later version.                                               ////
30
////                                                              ////
31
//// This source is distributed in the hope that it will be       ////
32
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
33
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
34
//// PURPOSE.  See the GNU Lesser General Public License for more ////
35
//// details.                                                     ////
36
////                                                              ////
37
//// You should have received a copy of the GNU Lesser General    ////
38
//// Public License along with this source; if not, download it   ////
39
//// from http://www.opencores.org/lgpl.shtml                     ////
40
////                                                              ////
41
//////////////////////////////////////////////////////////////////////
42
//
43
// CVS Revision History
44
//
45
// $Log: not supported by cvs2svn $
46 69 mihad
// Revision 1.7  2002/10/18 03:36:37  tadejm
47
// Changed wrong signal name scanb_sen into scanb_en.
48
//
49 68 tadejm
// Revision 1.6  2002/10/17 22:51:50  tadejm
50
// Changed BIST signals for RAMs.
51
//
52 67 tadejm
// Revision 1.5  2002/10/11 10:09:01  mihad
53
// Added additional testcase and changed rst name in BIST to trst
54
//
55 63 mihad
// Revision 1.4  2002/10/08 17:17:05  mihad
56
// Added BIST signals for RAMs.
57
//
58 62 mihad
// Revision 1.3  2002/02/01 15:25:12  mihad
59
// Repaired a few bugs, updated specification, added test bench files and design document
60
//
61 21 mihad
// Revision 1.2  2001/10/05 08:14:28  mihad
62
// Updated all files with inclusion of timescale file for simulation purposes.
63
//
64 6 mihad
// Revision 1.1.1.1  2001/10/02 15:33:46  mihad
65
// New project directory structure
66 2 mihad
//
67 6 mihad
//
68 2 mihad
 
69 21 mihad
`include "pci_constants.v"
70
 
71
// synopsys translate_off
72 6 mihad
`include "timescale.v"
73 21 mihad
// synopsys translate_on
74 2 mihad
 
75
// this is top level module of pci bridge core
76
// it instantiates and connects other lower level modules
77
// check polarity of PCI output enables in file out_reg.v and change it according to IO interface specification
78
 
79
module PCI_BRIDGE32
80
(
81
    // WISHBONE system signals
82
    CLK_I,
83
    RST_I,
84
    RST_O,
85
    INT_I,
86
    INT_O,
87
 
88
    // WISHBONE slave interface
89
    ADR_I,
90
    SDAT_I,
91
    SDAT_O,
92
    SEL_I,
93
    CYC_I,
94
    STB_I,
95
    WE_I,
96
    CAB_I,
97
    ACK_O,
98
    RTY_O,
99
    ERR_O,
100
 
101
    // WISHBONE master interface
102
    ADR_O,
103
    MDAT_I,
104
    MDAT_O,
105
    SEL_O,
106
    CYC_O,
107
    STB_O,
108
    WE_O,
109
    CAB_O,
110
    ACK_I,
111
    RTY_I,
112
    ERR_I,
113
 
114
    // pci interface - system pins
115
    PCI_CLK_IN,
116
    PCI_RSTn_IN,
117
    PCI_RSTn_OUT,
118
    PCI_INTAn_IN,
119
    PCI_INTAn_OUT,
120
    PCI_RSTn_EN_OUT,
121
    PCI_INTAn_EN_OUT,
122
 
123
    // arbitration pins
124
    PCI_REQn_OUT,
125
    PCI_REQn_EN_OUT,
126
 
127
    PCI_GNTn_IN,
128
 
129
    // protocol pins
130
    PCI_FRAMEn_IN,
131
    PCI_FRAMEn_OUT,
132
    PCI_FRAMEn_EN_OUT,
133
    PCI_IRDYn_EN_OUT,
134
    PCI_DEVSELn_EN_OUT,
135
    PCI_TRDYn_EN_OUT,
136
    PCI_STOPn_EN_OUT,
137
    PCI_AD_EN_OUT,
138
    PCI_CBEn_EN_OUT,
139
 
140
    PCI_IRDYn_IN,
141
    PCI_IRDYn_OUT,
142
 
143
    PCI_IDSEL_IN,
144
 
145
    PCI_DEVSELn_IN,
146
    PCI_DEVSELn_OUT,
147
 
148
 
149
    PCI_TRDYn_IN,
150
    PCI_TRDYn_OUT,
151 21 mihad
 
152 2 mihad
    PCI_STOPn_IN,
153
    PCI_STOPn_OUT,
154 21 mihad
 
155
    // data transfer pins
156 2 mihad
    PCI_AD_IN,
157
    PCI_AD_OUT,
158 21 mihad
 
159 2 mihad
    PCI_CBEn_IN,
160
    PCI_CBEn_OUT,
161
 
162
    // parity generation and checking pins
163
    PCI_PAR_IN,
164
    PCI_PAR_OUT,
165
    PCI_PAR_EN_OUT,
166
 
167
    PCI_PERRn_IN,
168
    PCI_PERRn_OUT,
169
    PCI_PERRn_EN_OUT,
170
 
171
    // system error pin
172
    PCI_SERRn_OUT,
173 21 mihad
    PCI_SERRn_EN_OUT
174 62 mihad
 
175
`ifdef PCI_BIST
176
    ,
177
    // debug chain signals
178 67 tadejm
    scanb_rst,      // bist scan reset
179
    scanb_clk,      // bist scan clock
180
    scanb_si,       // bist scan serial in
181
    scanb_so,       // bist scan serial out
182 68 tadejm
    scanb_en        // bist scan shift enable
183 62 mihad
`endif
184 2 mihad
);
185
 
186
// WISHBONE system signals
187
input   CLK_I ;
188
input   RST_I ;
189
output  RST_O ;
190
input   INT_I ;
191
output  INT_O ;
192
 
193
// WISHBONE slave interface
194
input   [31:0]  ADR_I ;
195
input   [31:0]  SDAT_I ;
196
output  [31:0]  SDAT_O ;
197
input   [3:0]   SEL_I ;
198
input           CYC_I ;
199
input           STB_I ;
200
input           WE_I  ;
201
input           CAB_I ;
202
output          ACK_O ;
203
output          RTY_O ;
204
output          ERR_O ;
205
 
206
// WISHBONE master interface
207
output  [31:0]  ADR_O ;
208
input   [31:0]  MDAT_I ;
209
output  [31:0]  MDAT_O ;
210
output  [3:0]   SEL_O ;
211
output          CYC_O ;
212
output          STB_O ;
213
output          WE_O  ;
214
output          CAB_O ;
215
input           ACK_I ;
216
input           RTY_I ;
217
input           ERR_I ;
218
 
219
// pci interface - system pins
220
input   PCI_CLK_IN ;
221
input   PCI_RSTn_IN ;
222
output  PCI_RSTn_OUT ;
223
output  PCI_RSTn_EN_OUT ;
224
 
225
input   PCI_INTAn_IN ;
226
output  PCI_INTAn_OUT ;
227
output  PCI_INTAn_EN_OUT ;
228
 
229
// arbitration pins
230
output  PCI_REQn_OUT ;
231
output  PCI_REQn_EN_OUT ;
232
 
233
input   PCI_GNTn_IN ;
234
 
235
// protocol pins
236
input   PCI_FRAMEn_IN ;
237
output  PCI_FRAMEn_OUT ;
238
output  PCI_FRAMEn_EN_OUT ;
239
output  PCI_IRDYn_EN_OUT ;
240
output  PCI_DEVSELn_EN_OUT ;
241
output  PCI_TRDYn_EN_OUT ;
242
output  PCI_STOPn_EN_OUT ;
243
output  [31:0]  PCI_AD_EN_OUT ;
244
output  [3:0]   PCI_CBEn_EN_OUT ;
245
 
246
input   PCI_IRDYn_IN ;
247
output  PCI_IRDYn_OUT ;
248
 
249
input   PCI_IDSEL_IN ;
250
 
251
input   PCI_DEVSELn_IN ;
252
output  PCI_DEVSELn_OUT ;
253
 
254
input   PCI_TRDYn_IN ;
255
output  PCI_TRDYn_OUT ;
256
 
257
input   PCI_STOPn_IN ;
258
output  PCI_STOPn_OUT ;
259
 
260 21 mihad
// data transfer pins
261 2 mihad
input   [31:0]  PCI_AD_IN ;
262
output  [31:0]  PCI_AD_OUT ;
263
 
264
input   [3:0]   PCI_CBEn_IN ;
265
output  [3:0]   PCI_CBEn_OUT ;
266
 
267
// parity generation and checking pins
268
input   PCI_PAR_IN ;
269
output  PCI_PAR_OUT ;
270
output  PCI_PAR_EN_OUT ;
271
 
272
input   PCI_PERRn_IN ;
273
output  PCI_PERRn_OUT ;
274
output  PCI_PERRn_EN_OUT ;
275
 
276
// system error pin
277
output  PCI_SERRn_OUT ;
278
output  PCI_SERRn_EN_OUT ;
279
 
280 62 mihad
`ifdef PCI_BIST
281
/*-----------------------------------------------------
282
BIST debug chain port signals
283
-----------------------------------------------------*/
284 67 tadejm
input   scanb_rst;      // bist scan reset
285
input   scanb_clk;      // bist scan clock
286
input   scanb_si;       // bist scan serial in
287
output  scanb_so;       // bist scan serial out
288 68 tadejm
input   scanb_en;       // bist scan shift enable
289 62 mihad
 
290
// internal wires for serial chain connection
291
wire SO_internal ;
292
wire SI_internal = SO_internal ;
293
`endif
294
 
295 2 mihad
// declare clock and reset wires
296
wire pci_clk = PCI_CLK_IN ;
297
wire wb_clk  = CLK_I ;
298 21 mihad
wire reset ; // assigned at pci bridge reset and interrupt logic
299 2 mihad
 
300 21 mihad
/*=========================================================================================================
301
First comes definition of all modules' outputs, so they can be assigned to any other module's input later
302
  in the file, when module is instantiated
303
=========================================================================================================*/
304
// PCI BRIDGE RESET AND INTERRUPT LOGIC OUTPUTS
305
wire    pci_reso_reset ;
306
wire    pci_reso_pci_rstn_out ;
307
wire    pci_reso_pci_rstn_en_out ;
308
wire    pci_reso_rst_o ;
309
wire    pci_into_pci_intan_out ;
310
wire    pci_into_pci_intan_en_out ;
311
wire    pci_into_int_o ;
312
wire    pci_into_conf_isr_int_prop_out ;
313 2 mihad
 
314 21 mihad
// assign pci bridge reset interrupt logic outputs to top outputs where possible
315
assign reset            = pci_reso_reset ;
316
assign PCI_RSTn_OUT     = pci_reso_pci_rstn_out ;
317
assign PCI_RSTn_EN_OUT  = pci_reso_pci_rstn_en_out ;
318
assign RST_O            = pci_reso_rst_o ;
319
assign PCI_INTAn_OUT    = pci_into_pci_intan_out ;
320
assign PCI_INTAn_EN_OUT = pci_into_pci_intan_en_out ;
321
assign INT_O            = pci_into_int_o ;
322 2 mihad
 
323
// WISHBONE SLAVE UNIT OUTPUTS
324
wire    [31:0]  wbu_sdata_out ;
325
wire            wbu_ack_out ;
326
wire            wbu_rty_out ;
327
wire            wbu_err_out ;
328
wire            wbu_pciif_req_out ;
329
wire            wbu_pciif_frame_out ;
330
wire            wbu_pciif_frame_en_out ;
331
wire            wbu_pciif_irdy_out ;
332
wire            wbu_pciif_irdy_en_out ;
333
wire    [31:0]  wbu_pciif_ad_out ;
334
wire            wbu_pciif_ad_en_out ;
335
wire    [3:0]   wbu_pciif_cbe_out ;
336
wire            wbu_pciif_cbe_en_out ;
337
wire    [31:0]  wbu_err_addr_out ;
338
wire    [3:0]   wbu_err_bc_out ;
339
wire            wbu_err_signal_out ;
340
wire            wbu_err_source_out ;
341
wire            wbu_err_rty_exp_out ;
342
wire            wbu_tabort_rec_out ;
343
wire            wbu_mabort_rec_out ;
344
wire    [11:0]  wbu_conf_offset_out ;
345
wire            wbu_conf_renable_out ;
346
wire            wbu_conf_wenable_out ;
347
wire    [3:0]   wbu_conf_be_out ;
348
wire    [31:0]  wbu_conf_data_out ;
349
wire            wbu_del_read_comp_pending_out ;
350
wire            wbu_wbw_fifo_empty_out ;
351 21 mihad
wire            wbu_ad_load_out ;
352
wire            wbu_ad_load_on_transfer_out ;
353 2 mihad
wire            wbu_pciif_frame_load_out ;
354
 
355
// assign wishbone slave unit's outputs to top outputs where possible
356
assign SDAT_O   =   wbu_sdata_out ;
357
assign ACK_O    =   wbu_ack_out ;
358
assign RTY_O    =   wbu_rty_out ;
359
assign ERR_O    =   wbu_err_out ;
360
 
361
// PCI TARGET UNIT OUTPUTS
362 21 mihad
wire    [31:0]  pciu_adr_out ;
363 2 mihad
wire    [31:0]  pciu_mdata_out ;
364
wire            pciu_cyc_out ;
365
wire            pciu_stb_out ;
366
wire            pciu_we_out ;
367
wire    [3:0]   pciu_sel_out ;
368
wire            pciu_cab_out ;
369 21 mihad
wire            pciu_pciif_trdy_out ;
370
wire            pciu_pciif_stop_out ;
371
wire            pciu_pciif_devsel_out ;
372 2 mihad
wire            pciu_pciif_trdy_en_out ;
373
wire            pciu_pciif_stop_en_out ;
374
wire            pciu_pciif_devsel_en_out ;
375 21 mihad
wire            pciu_ad_load_out ;
376
wire            pciu_ad_load_on_transfer_out ;
377
wire   [31:0]   pciu_pciif_ad_out ;
378
wire            pciu_pciif_ad_en_out ;
379
wire            pciu_pciif_tabort_set_out ;
380 2 mihad
wire    [31:0]  pciu_err_addr_out ;
381
wire    [3:0]   pciu_err_bc_out ;
382
wire    [31:0]  pciu_err_data_out ;
383
wire    [3:0]   pciu_err_be_out ;
384
wire            pciu_err_signal_out ;
385
wire            pciu_err_source_out ;
386
wire            pciu_err_rty_exp_out ;
387 21 mihad
wire            pciu_conf_select_out ;
388 2 mihad
wire    [11:0]  pciu_conf_offset_out ;
389
wire            pciu_conf_renable_out ;
390
wire            pciu_conf_wenable_out ;
391
wire    [3:0]   pciu_conf_be_out ;
392
wire    [31:0]  pciu_conf_data_out ;
393 21 mihad
wire            pciu_pci_drcomp_pending_out ;
394
wire            pciu_pciw_fifo_empty_out ;
395 2 mihad
 
396
// assign pci target unit's outputs to top outputs where possible
397
assign ADR_O    =   pciu_adr_out ;
398
assign MDAT_O   =   pciu_mdata_out ;
399
assign CYC_O    =   pciu_cyc_out ;
400
assign STB_O    =   pciu_stb_out ;
401
assign WE_O     =   pciu_we_out ;
402
assign SEL_O    =   pciu_sel_out ;
403
assign CAB_O    =   pciu_cab_out ;
404
 
405
// CONFIGURATION SPACE OUTPUTS
406
wire    [31:0]  conf_w_data_out ;
407
wire    [31:0]  conf_r_data_out ;
408
wire            conf_serr_enable_out ;
409
wire            conf_perr_response_out ;
410
wire            conf_pci_master_enable_out ;
411
wire            conf_mem_space_enable_out ;
412
wire            conf_io_space_enable_out ;
413 21 mihad
wire    [7:0]   conf_cache_line_size_to_pci_out ;
414
wire    [7:0]   conf_cache_line_size_to_wb_out ;
415
wire            conf_cache_lsize_not_zero_to_wb_out ;
416 2 mihad
wire    [7:0]   conf_latency_tim_out ;
417
 
418 21 mihad
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_ba0_out ;
419
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_ba1_out ;
420
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_ba2_out ;
421
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_ba3_out ;
422
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_ba4_out ;
423
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_ba5_out ;
424
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_ta0_out ;
425
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_ta1_out ;
426
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_ta2_out ;
427
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_ta3_out ;
428
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_ta4_out ;
429
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_ta5_out ;
430
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_am0_out ;
431
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_am1_out ;
432
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_am2_out ;
433
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_am3_out ;
434
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_am4_out ;
435
wire   [19:(20 - `PCI_NUM_OF_DEC_ADDR_LINES)]   conf_pci_am5_out ;
436
 
437 2 mihad
wire            conf_pci_mem_io0_out ;
438
wire            conf_pci_mem_io1_out ;
439
wire            conf_pci_mem_io2_out ;
440
wire            conf_pci_mem_io3_out ;
441
wire            conf_pci_mem_io4_out ;
442
wire            conf_pci_mem_io5_out ;
443
 
444
wire    [1:0]   conf_pci_img_ctrl0_out ;
445
wire    [1:0]   conf_pci_img_ctrl1_out ;
446
wire    [1:0]   conf_pci_img_ctrl2_out ;
447
wire    [1:0]   conf_pci_img_ctrl3_out ;
448
wire    [1:0]   conf_pci_img_ctrl4_out ;
449
wire    [1:0]   conf_pci_img_ctrl5_out ;
450
 
451 21 mihad
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_ba0_out ;
452
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_ba1_out ;
453
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_ba2_out ;
454
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_ba3_out ;
455
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_ba4_out ;
456
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_ba5_out ;
457 2 mihad
 
458
wire            conf_wb_mem_io0_out ;
459
wire            conf_wb_mem_io1_out ;
460
wire            conf_wb_mem_io2_out ;
461
wire            conf_wb_mem_io3_out ;
462
wire            conf_wb_mem_io4_out ;
463
wire            conf_wb_mem_io5_out ;
464
 
465 21 mihad
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_am0_out ;
466
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_am1_out ;
467
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_am2_out ;
468
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_am3_out ;
469
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_am4_out ;
470
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_am5_out ;
471
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_ta0_out ;
472
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_ta1_out ;
473
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_ta2_out ;
474
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_ta3_out ;
475
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_ta4_out ;
476
wire    [19:(20 - `WB_NUM_OF_DEC_ADDR_LINES)]  conf_wb_ta5_out ;
477 2 mihad
wire    [2:0]   conf_wb_img_ctrl0_out ;
478
wire    [2:0]   conf_wb_img_ctrl1_out ;
479
wire    [2:0]   conf_wb_img_ctrl2_out ;
480
wire    [2:0]   conf_wb_img_ctrl3_out ;
481
wire    [2:0]   conf_wb_img_ctrl4_out ;
482
wire    [2:0]   conf_wb_img_ctrl5_out ;
483
wire    [23:0]  conf_ccyc_addr_out ;
484
wire            conf_soft_res_out ;
485 21 mihad
wire            conf_int_out ;
486 2 mihad
 
487
// PCI IO MUX OUTPUTS
488
wire        pci_mux_frame_out ;
489
wire        pci_mux_irdy_out ;
490
wire        pci_mux_devsel_out ;
491
wire        pci_mux_trdy_out ;
492
wire        pci_mux_stop_out ;
493
wire [3:0]  pci_mux_cbe_out ;
494
wire [31:0] pci_mux_ad_out ;
495 21 mihad
wire        pci_mux_ad_load_out ;
496 2 mihad
 
497
wire [31:0] pci_mux_ad_en_out ;
498 21 mihad
wire        pci_mux_ad_en_unregistered_out ;
499 2 mihad
wire        pci_mux_frame_en_out ;
500
wire        pci_mux_irdy_en_out ;
501
wire        pci_mux_devsel_en_out ;
502
wire        pci_mux_trdy_en_out ;
503
wire        pci_mux_stop_en_out ;
504
wire [3:0]  pci_mux_cbe_en_out ;
505
 
506
wire        pci_mux_par_out ;
507
wire        pci_mux_par_en_out ;
508
wire        pci_mux_perr_out ;
509
wire        pci_mux_perr_en_out ;
510
wire        pci_mux_serr_out ;
511
wire        pci_mux_serr_en_out ;
512
 
513
wire        pci_mux_req_out ;
514
wire        pci_mux_req_en_out ;
515
 
516
// assign outputs to top level outputs
517
 
518
assign PCI_AD_EN_OUT       = pci_mux_ad_en_out ;
519
assign PCI_FRAMEn_EN_OUT   = pci_mux_frame_en_out ;
520
assign PCI_IRDYn_EN_OUT    = pci_mux_irdy_en_out ;
521 21 mihad
assign PCI_CBEn_EN_OUT     = pci_mux_cbe_en_out ;
522 2 mihad
 
523
assign PCI_PAR_OUT         =   pci_mux_par_out ;
524
assign PCI_PAR_EN_OUT      =   pci_mux_par_en_out ;
525
assign PCI_PERRn_OUT       =   pci_mux_perr_out ;
526
assign PCI_PERRn_EN_OUT    =   pci_mux_perr_en_out ;
527 21 mihad
assign PCI_SERRn_OUT       =   pci_mux_serr_out ;
528
assign PCI_SERRn_EN_OUT    =   pci_mux_serr_en_out ;
529 2 mihad
 
530
assign PCI_REQn_OUT        =   pci_mux_req_out ;
531 21 mihad
assign PCI_REQn_EN_OUT     =   pci_mux_req_en_out ;
532 2 mihad
 
533
assign PCI_TRDYn_EN_OUT    = pci_mux_trdy_en_out ;
534
assign PCI_DEVSELn_EN_OUT  = pci_mux_devsel_en_out ;
535
assign PCI_STOPn_EN_OUT    = pci_mux_stop_en_out ;
536
assign PCI_TRDYn_OUT       =  pci_mux_trdy_out ;
537
assign PCI_DEVSELn_OUT     = pci_mux_devsel_out ;
538
assign PCI_STOPn_OUT       = pci_mux_stop_out ;
539
 
540
assign PCI_AD_OUT          = pci_mux_ad_out ;
541
assign PCI_FRAMEn_OUT      = pci_mux_frame_out ;
542
assign PCI_IRDYn_OUT       = pci_mux_irdy_out ;
543
assign PCI_CBEn_OUT        = pci_mux_cbe_out ;
544
 
545
// duplicate output register's outputs
546
wire            out_bckp_frame_out ;
547
wire            out_bckp_irdy_out ;
548
wire            out_bckp_devsel_out ;
549
wire            out_bckp_trdy_out ;
550
wire            out_bckp_stop_out ;
551
wire    [3:0]   out_bckp_cbe_out ;
552
wire            out_bckp_cbe_en_out ;
553
wire    [31:0]  out_bckp_ad_out ;
554
wire            out_bckp_ad_en_out ;
555 21 mihad
wire            out_bckp_irdy_en_out ;
556 2 mihad
wire            out_bckp_frame_en_out ;
557
wire            out_bckp_tar_ad_en_out ;
558
wire            out_bckp_mas_ad_en_out ;
559
wire            out_bckp_trdy_en_out ;
560
 
561
wire            out_bckp_par_out ;
562
wire            out_bckp_par_en_out ;
563
wire            out_bckp_perr_out ;
564
wire            out_bckp_perr_en_out ;
565
wire            out_bckp_serr_out ;
566
wire            out_bckp_serr_en_out ;
567
 
568
 
569
// PARITY CHECKER OUTPUTS
570
wire    parchk_pci_par_out ;
571
wire    parchk_pci_par_en_out ;
572 21 mihad
wire    parchk_pci_perr_out ;
573 2 mihad
wire    parchk_pci_perr_en_out ;
574 21 mihad
wire    parchk_pci_serr_out ;
575 2 mihad
wire    parchk_pci_serr_en_out ;
576
wire    parchk_par_err_detect_out ;
577
wire    parchk_perr_mas_detect_out ;
578
wire    parchk_sig_serr_out ;
579
 
580
// input register outputs
581
wire            in_reg_gnt_out ;
582
wire            in_reg_frame_out ;
583
wire            in_reg_irdy_out ;
584
wire            in_reg_trdy_out ;
585
wire            in_reg_stop_out ;
586
wire            in_reg_devsel_out ;
587 21 mihad
wire            in_reg_idsel_out ;
588 2 mihad
wire    [31:0]  in_reg_ad_out ;
589
wire    [3:0]   in_reg_cbe_out ;
590
 
591 21 mihad
/*=========================================================================================================
592
Now comes definition of all modules' and their appropriate inputs
593
=========================================================================================================*/
594
// PCI BRIDGE RESET AND INTERRUPT LOGIC INPUTS
595
wire    pci_resi_rst_i                  = RST_I ;
596
wire    pci_resi_pci_rstn_in            = PCI_RSTn_IN ;
597
wire    pci_resi_conf_soft_res_in       = conf_soft_res_out ;
598
wire    pci_inti_pci_intan_in           = PCI_INTAn_IN ;
599
wire    pci_inti_conf_int_in            = conf_int_out ;
600
wire    pci_inti_int_i                  = INT_I ;
601
wire    pci_inti_out_bckp_perr_en_in    = out_bckp_perr_en_out ;
602
wire    pci_inti_out_bckp_serr_en_in    = out_bckp_serr_en_out ;
603 2 mihad
 
604 21 mihad
PCI_RST_INT     pci_resets_and_interrupts
605
(
606
    .clk_in                 (pci_clk),
607
    .rst_i                  (pci_resi_rst_i),
608
    .pci_rstn_in            (pci_resi_pci_rstn_in),
609
    .conf_soft_res_in       (pci_resi_conf_soft_res_in),
610
    .reset                  (pci_reso_reset),
611
    .pci_rstn_out           (pci_reso_pci_rstn_out),
612
    .pci_rstn_en_out        (pci_reso_pci_rstn_en_out),
613
    .rst_o                  (pci_reso_rst_o),
614
    .pci_intan_in           (pci_inti_pci_intan_in),
615
    .conf_int_in            (pci_inti_conf_int_in),
616
    .int_i                  (pci_inti_int_i),
617
    .out_bckp_perr_en_in    (pci_inti_out_bckp_perr_en_in),
618
    .out_bckp_serr_en_in    (pci_inti_out_bckp_serr_en_in),
619
    .pci_intan_out          (pci_into_pci_intan_out),
620
    .pci_intan_en_out       (pci_into_pci_intan_en_out),
621
    .int_o                  (pci_into_int_o),
622
    .conf_isr_int_prop_out  (pci_into_conf_isr_int_prop_out)
623
);
624 2 mihad
 
625
// WISHBONE SLAVE UNIT INPUTS
626
wire    [31:0]  wbu_addr_in                     =   ADR_I ;
627
wire    [31:0]  wbu_sdata_in                    =   SDAT_I ;
628
wire            wbu_cyc_in                      =   CYC_I ;
629
wire            wbu_stb_in                      =   STB_I ;
630
wire            wbu_we_in                       =   WE_I ;
631
wire    [3:0]   wbu_sel_in                      =   SEL_I ;
632
wire            wbu_cab_in                      =   CAB_I ;
633
 
634
wire    [5:0]   wbu_map_in                      =   {
635
                                                     conf_wb_mem_io5_out,
636
                                                     conf_wb_mem_io4_out,
637
                                                     conf_wb_mem_io3_out,
638
                                                     conf_wb_mem_io2_out,
639
                                                     conf_wb_mem_io1_out,
640
                                                     conf_wb_mem_io0_out
641
                                                    } ;
642
 
643
wire    [5:0]   wbu_pref_en_in                  =   {
644
                                                     conf_wb_img_ctrl5_out[1],
645
                                                     conf_wb_img_ctrl4_out[1],
646
                                                     conf_wb_img_ctrl3_out[1],
647
                                                     conf_wb_img_ctrl2_out[1],
648
                                                     conf_wb_img_ctrl1_out[1],
649
                                                     conf_wb_img_ctrl0_out[1]
650
                                                    };
651
wire    [5:0]   wbu_mrl_en_in                   =   {
652
                                                     conf_wb_img_ctrl5_out[0],
653
                                                     conf_wb_img_ctrl4_out[0],
654
                                                     conf_wb_img_ctrl3_out[0],
655
                                                     conf_wb_img_ctrl2_out[0],
656
                                                     conf_wb_img_ctrl1_out[0],
657
                                                     conf_wb_img_ctrl0_out[0]
658
                                                    };
659
 
660
wire    [5:0]   wbu_at_en_in                    =   {
661
                                                     conf_wb_img_ctrl5_out[2],
662
                                                     conf_wb_img_ctrl4_out[2],
663
                                                     conf_wb_img_ctrl3_out[2],
664
                                                     conf_wb_img_ctrl2_out[2],
665
                                                     conf_wb_img_ctrl1_out[2],
666
                                                     conf_wb_img_ctrl0_out[2]
667
                                                    } ;
668
 
669
wire            wbu_pci_drcomp_pending_in       =   pciu_pci_drcomp_pending_out ;
670
wire            wbu_pciw_empty_in               =   pciu_pciw_fifo_empty_out ;
671
 
672
`ifdef HOST
673
    wire    [31:0]  wbu_conf_data_in            =   conf_w_data_out ;
674
`else
675
`ifdef GUEST
676
    wire    [31:0]  wbu_conf_data_in            =   conf_r_data_out ;
677
`endif
678
`endif
679
 
680 21 mihad
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_bar0_in  =   conf_wb_ba0_out ;
681
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_bar1_in  =   conf_wb_ba1_out ;
682
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_bar2_in  =   conf_wb_ba2_out ;
683
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_bar3_in  =   conf_wb_ba3_out ;
684
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_bar4_in  =   conf_wb_ba4_out ;
685
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_bar5_in  =   conf_wb_ba5_out ;
686
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_am0_in   =   conf_wb_am0_out ;
687
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_am1_in   =   conf_wb_am1_out ;
688
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_am2_in   =   conf_wb_am2_out ;
689
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_am3_in   =   conf_wb_am3_out ;
690
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_am4_in   =   conf_wb_am4_out ;
691
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_am5_in   =   conf_wb_am5_out ;
692
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_ta0_in   =   conf_wb_ta0_out ;
693
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_ta1_in   =   conf_wb_ta1_out ;
694
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_ta2_in   =   conf_wb_ta2_out ;
695
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_ta3_in   =   conf_wb_ta3_out ;
696
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_ta4_in   =   conf_wb_ta4_out ;
697
wire   [(`WB_NUM_OF_DEC_ADDR_LINES - 1):0] wbu_ta5_in   =   conf_wb_ta5_out ;
698 2 mihad
 
699
wire    [23:0]  wbu_ccyc_addr_in                        =   conf_ccyc_addr_out ;
700
wire            wbu_master_enable_in                    =   conf_pci_master_enable_out ;
701 21 mihad
wire            wbu_cache_line_size_not_zero            =   conf_cache_lsize_not_zero_to_wb_out ;
702
wire    [7:0]   wbu_cache_line_size_in                  =   conf_cache_line_size_to_pci_out ;
703 2 mihad
 
704
wire            wbu_pciif_gnt_in                        = PCI_GNTn_IN ;
705
wire            wbu_pciif_frame_in                      = in_reg_frame_out ;
706
wire            wbu_pciif_irdy_in                       = in_reg_irdy_out ;
707
wire            wbu_pciif_trdy_in                       = PCI_TRDYn_IN ;
708
wire            wbu_pciif_stop_in                       = PCI_STOPn_IN ;
709
wire            wbu_pciif_devsel_in                     = PCI_DEVSELn_IN ;
710
wire    [31:0]  wbu_pciif_ad_reg_in                     = in_reg_ad_out ;
711
wire            wbu_pciif_trdy_reg_in                   = in_reg_trdy_out ;
712
wire            wbu_pciif_stop_reg_in                   = in_reg_stop_out ;
713
wire            wbu_pciif_devsel_reg_in                 = in_reg_devsel_out ;
714
 
715
 
716
wire    [7:0]   wbu_latency_tim_val_in                  = conf_latency_tim_out ;
717
 
718
wire            wbu_pciif_frame_en_in                   = out_bckp_frame_en_out ;
719
wire            wbu_pciif_frame_out_in                  = out_bckp_frame_out ;
720
 
721
WB_SLAVE_UNIT wishbone_slave_unit
722
(
723
    .reset_in                      (reset),
724
    .wb_clock_in                   (wb_clk),
725
    .pci_clock_in                  (pci_clk),
726
    .ADDR_I                        (wbu_addr_in),
727
    .SDATA_I                       (wbu_sdata_in),
728
    .SDATA_O                       (wbu_sdata_out),
729
    .CYC_I                         (wbu_cyc_in),
730
    .STB_I                         (wbu_stb_in),
731
    .WE_I                          (wbu_we_in),
732
    .SEL_I                         (wbu_sel_in),
733
    .ACK_O                         (wbu_ack_out),
734
    .RTY_O                         (wbu_rty_out),
735
    .ERR_O                         (wbu_err_out),
736
    .CAB_I                         (wbu_cab_in),
737
    .wbu_map_in                    (wbu_map_in),
738
    .wbu_pref_en_in                (wbu_pref_en_in),
739
    .wbu_mrl_en_in                 (wbu_mrl_en_in),
740
    .wbu_pci_drcomp_pending_in     (wbu_pci_drcomp_pending_in),
741
    .wbu_conf_data_in              (wbu_conf_data_in),
742
    .wbu_pciw_empty_in             (wbu_pciw_empty_in),
743
    .wbu_bar0_in                   (wbu_bar0_in),
744
    .wbu_bar1_in                   (wbu_bar1_in),
745
    .wbu_bar2_in                   (wbu_bar2_in),
746
    .wbu_bar3_in                   (wbu_bar3_in),
747
    .wbu_bar4_in                   (wbu_bar4_in),
748
    .wbu_bar5_in                   (wbu_bar5_in),
749
    .wbu_am0_in                    (wbu_am0_in),
750
    .wbu_am1_in                    (wbu_am1_in),
751
    .wbu_am2_in                    (wbu_am2_in),
752
    .wbu_am3_in                    (wbu_am3_in),
753
    .wbu_am4_in                    (wbu_am4_in),
754
    .wbu_am5_in                    (wbu_am5_in),
755
    .wbu_ta0_in                    (wbu_ta0_in),
756
    .wbu_ta1_in                    (wbu_ta1_in),
757
    .wbu_ta2_in                    (wbu_ta2_in),
758
    .wbu_ta3_in                    (wbu_ta3_in),
759
    .wbu_ta4_in                    (wbu_ta4_in),
760
    .wbu_ta5_in                    (wbu_ta5_in),
761
    .wbu_at_en_in                  (wbu_at_en_in),
762
    .wbu_ccyc_addr_in              (wbu_ccyc_addr_in),
763
    .wbu_master_enable_in          (wbu_master_enable_in),
764 21 mihad
    .wbu_cache_line_size_not_zero  (wbu_cache_line_size_not_zero),
765 2 mihad
    .wbu_cache_line_size_in        (wbu_cache_line_size_in),
766
    .wbu_pciif_gnt_in              (wbu_pciif_gnt_in),
767
    .wbu_pciif_frame_in            (wbu_pciif_frame_in),
768
    .wbu_pciif_frame_en_in         (wbu_pciif_frame_en_in),
769
    .wbu_pciif_frame_out_in        (wbu_pciif_frame_out_in),
770
    .wbu_pciif_irdy_in             (wbu_pciif_irdy_in),
771
    .wbu_pciif_trdy_in             (wbu_pciif_trdy_in),
772
    .wbu_pciif_stop_in             (wbu_pciif_stop_in),
773
    .wbu_pciif_devsel_in           (wbu_pciif_devsel_in),
774
    .wbu_pciif_ad_reg_in           (wbu_pciif_ad_reg_in),
775
    .wbu_pciif_req_out             (wbu_pciif_req_out),
776
    .wbu_pciif_frame_out           (wbu_pciif_frame_out),
777
    .wbu_pciif_frame_en_out        (wbu_pciif_frame_en_out),
778
    .wbu_pciif_frame_load_out      (wbu_pciif_frame_load_out),
779
    .wbu_pciif_irdy_out            (wbu_pciif_irdy_out),
780
    .wbu_pciif_irdy_en_out         (wbu_pciif_irdy_en_out),
781
    .wbu_pciif_ad_out              (wbu_pciif_ad_out),
782
    .wbu_pciif_ad_en_out           (wbu_pciif_ad_en_out),
783
    .wbu_pciif_cbe_out             (wbu_pciif_cbe_out),
784
    .wbu_pciif_cbe_en_out          (wbu_pciif_cbe_en_out),
785
    .wbu_err_addr_out              (wbu_err_addr_out),
786
    .wbu_err_bc_out                (wbu_err_bc_out),
787
    .wbu_err_signal_out            (wbu_err_signal_out),
788
    .wbu_err_source_out            (wbu_err_source_out),
789
    .wbu_err_rty_exp_out           (wbu_err_rty_exp_out),
790
    .wbu_tabort_rec_out            (wbu_tabort_rec_out),
791
    .wbu_mabort_rec_out            (wbu_mabort_rec_out),
792
    .wbu_conf_offset_out           (wbu_conf_offset_out),
793
    .wbu_conf_renable_out          (wbu_conf_renable_out),
794
    .wbu_conf_wenable_out          (wbu_conf_wenable_out),
795
    .wbu_conf_be_out               (wbu_conf_be_out),
796
    .wbu_conf_data_out             (wbu_conf_data_out),
797
    .wbu_del_read_comp_pending_out (wbu_del_read_comp_pending_out),
798
    .wbu_wbw_fifo_empty_out        (wbu_wbw_fifo_empty_out),
799
    .wbu_latency_tim_val_in        (wbu_latency_tim_val_in),
800 21 mihad
    .wbu_ad_load_out               (wbu_ad_load_out),
801
    .wbu_ad_load_on_transfer_out   (wbu_ad_load_on_transfer_out),
802 2 mihad
    .wbu_pciif_trdy_reg_in         (wbu_pciif_trdy_reg_in),
803
    .wbu_pciif_stop_reg_in         (wbu_pciif_stop_reg_in),
804
    .wbu_pciif_devsel_reg_in       (wbu_pciif_devsel_reg_in)
805 62 mihad
 
806
`ifdef PCI_BIST
807
    ,
808 67 tadejm
    .scanb_rst      (scanb_rst),
809
    .scanb_clk      (scanb_clk),
810
    .scanb_si       (scanb_si),
811 69 mihad
    .scanb_so       (scanb_so_internal),
812 68 tadejm
    .scanb_en       (scanb_en)
813 62 mihad
`endif
814 2 mihad
);
815
 
816
// PCI TARGET UNIT INPUTS
817 21 mihad
wire    [31:0]  pciu_mdata_in                   =   MDAT_I ;
818
wire            pciu_ack_in                     =   ACK_I ;
819
wire            pciu_rty_in                     =   RTY_I ;
820
wire            pciu_err_in                     =   ERR_I ;
821 2 mihad
 
822
wire    [5:0]   pciu_map_in                     =   {
823
                                                     conf_pci_mem_io5_out,
824
                                                     conf_pci_mem_io4_out,
825
                                                     conf_pci_mem_io3_out,
826
                                                     conf_pci_mem_io2_out,
827
                                                     conf_pci_mem_io1_out,
828
                                                     conf_pci_mem_io0_out
829
                                                    } ;
830
 
831
wire    [5:0]   pciu_pref_en_in                 =   {
832
                                                     conf_pci_img_ctrl5_out[0],
833
                                                     conf_pci_img_ctrl4_out[0],
834
                                                     conf_pci_img_ctrl3_out[0],
835
                                                     conf_pci_img_ctrl2_out[0],
836
                                                     conf_pci_img_ctrl1_out[0],
837
                                                     conf_pci_img_ctrl0_out[0]
838
                                                    };
839
 
840
wire    [5:0]   pciu_at_en_in                   =   {
841
                                                     conf_pci_img_ctrl5_out[1],
842
                                                     conf_pci_img_ctrl4_out[1],
843
                                                     conf_pci_img_ctrl3_out[1],
844
                                                     conf_pci_img_ctrl2_out[1],
845
                                                     conf_pci_img_ctrl1_out[1],
846
                                                     conf_pci_img_ctrl0_out[1]
847
                                                    } ;
848
 
849 21 mihad
wire            pciu_mem_enable_in              =   conf_mem_space_enable_out ;
850
wire            pciu_io_enable_in               =   conf_io_space_enable_out ;
851 2 mihad
 
852
wire            pciu_wbw_fifo_empty_in          =   wbu_wbw_fifo_empty_out ;
853 21 mihad
wire                    pciu_wbu_del_read_comp_pending_in       =       wbu_del_read_comp_pending_out ;
854
wire            pciu_wbu_frame_en_in            =   out_bckp_frame_en_out ;
855 2 mihad
 
856
`ifdef HOST
857
    wire    [31:0]  pciu_conf_data_in           =   conf_r_data_out ;
858
`else
859
`ifdef GUEST
860
    wire    [31:0]  pciu_conf_data_in           =   conf_w_data_out ;
861
`endif
862
`endif
863
 
864 21 mihad
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_bar0_in =   conf_pci_ba0_out ;
865
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_bar1_in =   conf_pci_ba1_out ;
866
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_bar2_in =   conf_pci_ba2_out ;
867
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_bar3_in =   conf_pci_ba3_out ;
868
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_bar4_in =   conf_pci_ba4_out ;
869
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_bar5_in =   conf_pci_ba5_out ;
870
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_am0_in  =   conf_pci_am0_out ;
871
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_am1_in  =   conf_pci_am1_out ;
872
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_am2_in  =   conf_pci_am2_out ;
873
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_am3_in  =   conf_pci_am3_out ;
874
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_am4_in  =   conf_pci_am4_out ;
875
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_am5_in  =   conf_pci_am5_out ;
876
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_ta0_in  =   conf_pci_ta0_out ;
877
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_ta1_in  =   conf_pci_ta1_out ;
878
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_ta2_in  =   conf_pci_ta2_out ;
879
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_ta3_in  =   conf_pci_ta3_out ;
880
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_ta4_in  =   conf_pci_ta4_out ;
881
wire   [(`PCI_NUM_OF_DEC_ADDR_LINES - 1):0] pciu_ta5_in  =   conf_pci_ta5_out ;
882 2 mihad
 
883 21 mihad
wire    [7:0]   pciu_cache_line_size_in                 =   conf_cache_line_size_to_wb_out ;
884
wire            pciu_cache_lsize_not_zero_in            =   conf_cache_lsize_not_zero_to_wb_out ;
885 2 mihad
 
886 21 mihad
wire            pciu_pciif_frame_in                     =   PCI_FRAMEn_IN ;
887
wire            pciu_pciif_irdy_in                      =   PCI_IRDYn_IN ;
888
wire            pciu_pciif_idsel_in                     =   PCI_IDSEL_IN ;
889
wire            pciu_pciif_frame_reg_in                 =   in_reg_frame_out ;
890
wire            pciu_pciif_irdy_reg_in                  =   in_reg_irdy_out ;
891
wire            pciu_pciif_idsel_reg_in                 =   in_reg_idsel_out ;
892
wire    [31:0]  pciu_pciif_ad_reg_in                    =   in_reg_ad_out ;
893
wire    [3:0]   pciu_pciif_cbe_reg_in                   =   in_reg_cbe_out ;
894 2 mihad
 
895 21 mihad
wire            pciu_pciif_bckp_trdy_en_in              =   out_bckp_trdy_en_out ;
896
wire            pciu_pciif_bckp_devsel_in               =   out_bckp_devsel_out ;
897
wire            pciu_pciif_bckp_trdy_in                 =   out_bckp_trdy_out ;
898
wire            pciu_pciif_bckp_stop_in                 =   out_bckp_stop_out ;
899
wire            pciu_pciif_trdy_reg_in                  =   in_reg_trdy_out ;
900
wire            pciu_pciif_stop_reg_in                  =   in_reg_stop_out ;
901 2 mihad
 
902
PCI_TARGET_UNIT pci_target_unit
903
(
904
    .reset_in                       (reset),
905
    .wb_clock_in                    (wb_clk),
906
    .pci_clock_in                   (pci_clk),
907
    .ADR_O                          (pciu_adr_out),
908 21 mihad
    .MDATA_O                        (pciu_mdata_out),
909
    .MDATA_I                        (pciu_mdata_in),
910
    .CYC_O                          (pciu_cyc_out),
911
    .STB_O                          (pciu_stb_out),
912
    .WE_O                           (pciu_we_out),
913
    .SEL_O                          (pciu_sel_out),
914
    .ACK_I                          (pciu_ack_in),
915
    .RTY_I                          (pciu_rty_in),
916
    .ERR_I                          (pciu_err_in),
917
    .CAB_O                          (pciu_cab_out),
918
    .pciu_mem_enable_in             (pciu_mem_enable_in),
919
    .pciu_io_enable_in              (pciu_io_enable_in),
920
    .pciu_map_in                    (pciu_map_in),
921
    .pciu_pref_en_in                (pciu_pref_en_in),
922
    .pciu_conf_data_in              (pciu_conf_data_in),
923
    .pciu_wbw_fifo_empty_in         (pciu_wbw_fifo_empty_in),
924
    .pciu_wbu_del_read_comp_pending_in  (pciu_wbu_del_read_comp_pending_in),
925
    .pciu_wbu_frame_en_in           (pciu_wbu_frame_en_in),
926
    .pciu_bar0_in                   (pciu_bar0_in),
927
    .pciu_bar1_in                   (pciu_bar1_in),
928
    .pciu_bar2_in                   (pciu_bar2_in),
929
    .pciu_bar3_in                   (pciu_bar3_in),
930
    .pciu_bar4_in                   (pciu_bar4_in),
931
    .pciu_bar5_in                   (pciu_bar5_in),
932
    .pciu_am0_in                    (pciu_am0_in),
933
    .pciu_am1_in                    (pciu_am1_in),
934
    .pciu_am2_in                    (pciu_am2_in),
935
    .pciu_am3_in                    (pciu_am3_in),
936
    .pciu_am4_in                    (pciu_am4_in),
937
    .pciu_am5_in                    (pciu_am5_in),
938
    .pciu_ta0_in                    (pciu_ta0_in),
939
    .pciu_ta1_in                    (pciu_ta1_in),
940
    .pciu_ta2_in                    (pciu_ta2_in),
941
    .pciu_ta3_in                    (pciu_ta3_in),
942
    .pciu_ta4_in                    (pciu_ta4_in),
943
    .pciu_ta5_in                    (pciu_ta5_in),
944
    .pciu_at_en_in                  (pciu_at_en_in),
945
    .pciu_cache_line_size_in        (pciu_cache_line_size_in),
946
    .pciu_cache_lsize_not_zero_in   (pciu_cache_lsize_not_zero_in),
947
    .pciu_pciif_frame_in            (pciu_pciif_frame_in),
948
    .pciu_pciif_irdy_in             (pciu_pciif_irdy_in),
949
    .pciu_pciif_idsel_in            (pciu_pciif_idsel_in),
950
    .pciu_pciif_frame_reg_in        (pciu_pciif_frame_reg_in),
951
    .pciu_pciif_irdy_reg_in         (pciu_pciif_irdy_reg_in),
952
    .pciu_pciif_idsel_reg_in        (pciu_pciif_idsel_reg_in),
953
    .pciu_pciif_ad_reg_in           (pciu_pciif_ad_reg_in),
954
    .pciu_pciif_cbe_reg_in          (pciu_pciif_cbe_reg_in),
955
    .pciu_pciif_bckp_trdy_en_in     (pciu_pciif_bckp_trdy_en_in),
956
    .pciu_pciif_bckp_devsel_in      (pciu_pciif_bckp_devsel_in),
957
    .pciu_pciif_bckp_trdy_in        (pciu_pciif_bckp_trdy_in),
958
    .pciu_pciif_bckp_stop_in        (pciu_pciif_bckp_stop_in),
959
    .pciu_pciif_trdy_reg_in         (pciu_pciif_trdy_reg_in),
960
    .pciu_pciif_stop_reg_in         (pciu_pciif_stop_reg_in),
961
    .pciu_pciif_trdy_out            (pciu_pciif_trdy_out),
962
    .pciu_pciif_stop_out            (pciu_pciif_stop_out),
963
    .pciu_pciif_devsel_out          (pciu_pciif_devsel_out),
964
    .pciu_pciif_trdy_en_out         (pciu_pciif_trdy_en_out),
965
    .pciu_pciif_stop_en_out         (pciu_pciif_stop_en_out),
966
    .pciu_pciif_devsel_en_out       (pciu_pciif_devsel_en_out),
967
    .pciu_ad_load_out               (pciu_ad_load_out),
968
    .pciu_ad_load_on_transfer_out   (pciu_ad_load_on_transfer_out),
969
    .pciu_pciif_ad_out              (pciu_pciif_ad_out),
970
    .pciu_pciif_ad_en_out           (pciu_pciif_ad_en_out),
971
    .pciu_pciif_tabort_set_out      (pciu_pciif_tabort_set_out),
972
    .pciu_err_addr_out              (pciu_err_addr_out),
973
    .pciu_err_bc_out                (pciu_err_bc_out),
974
    .pciu_err_data_out              (pciu_err_data_out),
975
    .pciu_err_be_out                (pciu_err_be_out),
976
    .pciu_err_signal_out            (pciu_err_signal_out),
977
    .pciu_err_source_out            (pciu_err_source_out),
978
    .pciu_err_rty_exp_out           (pciu_err_rty_exp_out),
979
    .pciu_conf_offset_out           (pciu_conf_offset_out),
980
    .pciu_conf_renable_out          (pciu_conf_renable_out),
981
    .pciu_conf_wenable_out          (pciu_conf_wenable_out),
982
    .pciu_conf_be_out               (pciu_conf_be_out),
983
    .pciu_conf_data_out             (pciu_conf_data_out),
984
    .pciu_conf_select_out           (pciu_conf_select_out),
985
    .pciu_pci_drcomp_pending_out    (pciu_pci_drcomp_pending_out),
986
    .pciu_pciw_fifo_empty_out       (pciu_pciw_fifo_empty_out)
987 62 mihad
 
988
`ifdef PCI_BIST
989
    ,
990 67 tadejm
    .scanb_rst      (scanb_rst),
991
    .scanb_clk      (scanb_clk),
992 69 mihad
    .scanb_si       (scanb_so_internal),
993 67 tadejm
    .scanb_so       (scanb_so),
994 68 tadejm
    .scanb_en       (scanb_en)
995 62 mihad
`endif
996 2 mihad
);
997
 
998
 
999
// CONFIGURATION SPACE INPUTS
1000
`ifdef HOST
1001
 
1002
    wire    [11:0]  conf_w_addr_in          =       wbu_conf_offset_out ;
1003
    wire    [31:0]  conf_w_data_in          =       wbu_conf_data_out ;
1004
    wire            conf_w_we_in            =       wbu_conf_wenable_out ;
1005
    wire            conf_w_re_in            =       wbu_conf_renable_out ;
1006
    wire    [3:0]   conf_w_be_in            =       wbu_conf_be_out     ;
1007
    wire            conf_w_clock            =       wb_clk ;
1008 21 mihad
    wire    [11:0]  conf_r_addr_in          =       pciu_conf_offset_out ;
1009
    wire            conf_r_re_in            =       pciu_conf_renable_out ;
1010 2 mihad
 
1011
`else
1012
`ifdef GUEST
1013
 
1014
    wire    [11:0]  conf_r_addr_in          =       wbu_conf_offset_out ;
1015
    wire            conf_r_re_in            =       wbu_conf_renable_out ;
1016
    wire            conf_w_clock            =       pci_clk ;
1017 21 mihad
    wire    [11:0]  conf_w_addr_in          =       pciu_conf_offset_out ;
1018
    wire    [31:0]  conf_w_data_in          =       pciu_conf_data_out ;
1019
    wire            conf_w_we_in            =       pciu_conf_wenable_out ;
1020
    wire            conf_w_re_in            =       pciu_conf_renable_out ;
1021
    wire    [3:0]   conf_w_be_in            =       pciu_conf_be_out ;
1022 2 mihad
 
1023
`endif
1024
`endif
1025
 
1026
 
1027
wire            conf_perr_in                            =   parchk_par_err_detect_out ;
1028
wire            conf_serr_in                            =   parchk_sig_serr_out ;
1029
wire            conf_master_abort_recv_in               =   wbu_mabort_rec_out ;
1030
wire            conf_target_abort_recv_in               =   wbu_tabort_rec_out ;
1031
wire            conf_target_abort_set_in                =   pciu_pciif_tabort_set_out ;
1032
 
1033
wire            conf_master_data_par_err_in             =   parchk_perr_mas_detect_out ;
1034
 
1035
wire    [3:0]   conf_pci_err_be_in      = pciu_err_be_out ;
1036 21 mihad
wire    [3:0]   conf_pci_err_bc_in      = pciu_err_bc_out;
1037
wire            conf_pci_err_es_in      = pciu_err_source_out ;
1038 2 mihad
wire            conf_pci_err_rty_exp_in = pciu_err_rty_exp_out ;
1039
wire            conf_pci_err_sig_in     = pciu_err_signal_out ;
1040
wire    [31:0]  conf_pci_err_addr_in    = pciu_err_addr_out ;
1041
wire    [31:0]  conf_pci_err_data_in    = pciu_err_data_out ;
1042
 
1043
wire    [3:0]   conf_wb_err_be_in       =   out_bckp_cbe_out ;
1044
wire    [3:0]   conf_wb_err_bc_in       =   wbu_err_bc_out ;
1045
wire            conf_wb_err_rty_exp_in  =   wbu_err_rty_exp_out ;
1046
wire            conf_wb_err_es_in       =   wbu_err_source_out ;
1047
wire            conf_wb_err_sig_in      =   wbu_err_signal_out ;
1048
wire    [31:0]  conf_wb_err_addr_in     =   wbu_err_addr_out ;
1049
wire    [31:0]  conf_wb_err_data_in     =   out_bckp_ad_out ;
1050
 
1051 21 mihad
wire            conf_isr_int_prop_in    =   pci_into_conf_isr_int_prop_out ;
1052
wire            conf_par_err_int_in     =   parchk_perr_mas_detect_out ;
1053
wire            conf_sys_err_int_in     =   parchk_sig_serr_out ;
1054 2 mihad
 
1055 21 mihad
CONF_SPACE configuration    (
1056
                                .reset                      (reset),
1057
                                .pci_clk                    (pci_clk),
1058
                                .wb_clk                     (wb_clk),
1059
                                .w_conf_address_in          (conf_w_addr_in),
1060
                                .w_conf_data_in             (conf_w_data_in),
1061
                                .w_conf_data_out            (conf_w_data_out),
1062
                                .r_conf_address_in          (conf_r_addr_in),
1063
                                .r_conf_data_out            (conf_r_data_out),
1064
                                .w_we                       (conf_w_we_in),
1065
                                .w_re                       (conf_w_re_in),
1066
                                .r_re                       (conf_r_re_in),
1067
                                .w_byte_en                  (conf_w_be_in),
1068
                                .w_clock                    (conf_w_clock),
1069
                                .serr_enable                (conf_serr_enable_out),
1070
                                .perr_response              (conf_perr_response_out),
1071
                                .pci_master_enable          (conf_pci_master_enable_out),
1072
                                .memory_space_enable        (conf_mem_space_enable_out),
1073
                                .io_space_enable            (conf_io_space_enable_out),
1074
                                .perr_in                    (conf_perr_in),
1075
                                .serr_in                    (conf_serr_in),
1076
                                .master_abort_recv          (conf_master_abort_recv_in),
1077
                                .target_abort_recv          (conf_target_abort_recv_in),
1078
                                .target_abort_set           (conf_target_abort_set_in),
1079
                                .master_data_par_err        (conf_master_data_par_err_in),
1080
                                .cache_line_size_to_pci     (conf_cache_line_size_to_pci_out),
1081
                                .cache_line_size_to_wb      (conf_cache_line_size_to_wb_out),
1082
                                .cache_lsize_not_zero_to_wb (conf_cache_lsize_not_zero_to_wb_out),
1083
                                .latency_tim                (conf_latency_tim_out),
1084
                                .pci_base_addr0             (conf_pci_ba0_out),
1085
                                .pci_base_addr1             (conf_pci_ba1_out),
1086
                                .pci_base_addr2             (conf_pci_ba2_out),
1087
                                .pci_base_addr3             (conf_pci_ba3_out),
1088
                                .pci_base_addr4             (conf_pci_ba4_out),
1089
                                .pci_base_addr5             (conf_pci_ba5_out),
1090
                                .pci_memory_io0             (conf_pci_mem_io0_out),
1091
                                .pci_memory_io1             (conf_pci_mem_io1_out),
1092
                                .pci_memory_io2             (conf_pci_mem_io2_out),
1093
                                .pci_memory_io3             (conf_pci_mem_io3_out),
1094
                                .pci_memory_io4             (conf_pci_mem_io4_out),
1095
                                .pci_memory_io5             (conf_pci_mem_io5_out),
1096
                                .pci_addr_mask0             (conf_pci_am0_out),
1097
                                .pci_addr_mask1             (conf_pci_am1_out),
1098
                                .pci_addr_mask2             (conf_pci_am2_out),
1099
                                .pci_addr_mask3             (conf_pci_am3_out),
1100
                                .pci_addr_mask4             (conf_pci_am4_out),
1101
                                .pci_addr_mask5             (conf_pci_am5_out),
1102
                                .pci_tran_addr0             (conf_pci_ta0_out),
1103
                                .pci_tran_addr1             (conf_pci_ta1_out),
1104
                                .pci_tran_addr2             (conf_pci_ta2_out),
1105
                                .pci_tran_addr3             (conf_pci_ta3_out),
1106
                                .pci_tran_addr4             (conf_pci_ta4_out),
1107
                                .pci_tran_addr5             (conf_pci_ta5_out),
1108
                                .pci_img_ctrl0              (conf_pci_img_ctrl0_out),
1109
                                .pci_img_ctrl1              (conf_pci_img_ctrl1_out),
1110
                                .pci_img_ctrl2              (conf_pci_img_ctrl2_out),
1111
                                .pci_img_ctrl3              (conf_pci_img_ctrl3_out),
1112
                                .pci_img_ctrl4              (conf_pci_img_ctrl4_out),
1113
                                .pci_img_ctrl5              (conf_pci_img_ctrl5_out),
1114
                                .pci_error_be               (conf_pci_err_be_in),
1115
                                .pci_error_bc               (conf_pci_err_bc_in),
1116
                                .pci_error_rty_exp          (conf_pci_err_rty_exp_in),
1117
                                .pci_error_es               (conf_pci_err_es_in),
1118
                                .pci_error_sig              (conf_pci_err_sig_in),
1119
                                .pci_error_addr             (conf_pci_err_addr_in),
1120
                                .pci_error_data             (conf_pci_err_data_in),
1121
                                .wb_base_addr0              (conf_wb_ba0_out),
1122
                                .wb_base_addr1              (conf_wb_ba1_out),
1123
                                .wb_base_addr2              (conf_wb_ba2_out),
1124
                                .wb_base_addr3              (conf_wb_ba3_out),
1125
                                .wb_base_addr4              (conf_wb_ba4_out),
1126
                                .wb_base_addr5              (conf_wb_ba5_out),
1127
                                .wb_memory_io0              (conf_wb_mem_io0_out),
1128
                                .wb_memory_io1              (conf_wb_mem_io1_out),
1129
                                .wb_memory_io2              (conf_wb_mem_io2_out),
1130
                                .wb_memory_io3              (conf_wb_mem_io3_out),
1131
                                .wb_memory_io4              (conf_wb_mem_io4_out),
1132
                                .wb_memory_io5              (conf_wb_mem_io5_out),
1133
                                .wb_addr_mask0              (conf_wb_am0_out),
1134
                                .wb_addr_mask1              (conf_wb_am1_out),
1135
                                .wb_addr_mask2              (conf_wb_am2_out),
1136
                                .wb_addr_mask3              (conf_wb_am3_out),
1137
                                .wb_addr_mask4              (conf_wb_am4_out),
1138
                                .wb_addr_mask5              (conf_wb_am5_out),
1139
                                .wb_tran_addr0              (conf_wb_ta0_out),
1140
                                .wb_tran_addr1              (conf_wb_ta1_out),
1141
                                .wb_tran_addr2              (conf_wb_ta2_out),
1142
                                .wb_tran_addr3              (conf_wb_ta3_out),
1143
                                .wb_tran_addr4              (conf_wb_ta4_out),
1144
                                .wb_tran_addr5              (conf_wb_ta5_out),
1145
                                .wb_img_ctrl0               (conf_wb_img_ctrl0_out),
1146
                                .wb_img_ctrl1               (conf_wb_img_ctrl1_out),
1147
                                .wb_img_ctrl2               (conf_wb_img_ctrl2_out),
1148
                                .wb_img_ctrl3               (conf_wb_img_ctrl3_out),
1149
                                .wb_img_ctrl4               (conf_wb_img_ctrl4_out),
1150
                                .wb_img_ctrl5               (conf_wb_img_ctrl5_out),
1151
                                .wb_error_be                (conf_wb_err_be_in),
1152
                                .wb_error_bc                (conf_wb_err_bc_in),
1153
                                .wb_error_rty_exp           (conf_wb_err_rty_exp_in),
1154
                                .wb_error_es                (conf_wb_err_es_in),
1155
                                .wb_error_sig               (conf_wb_err_sig_in),
1156
                                .wb_error_addr              (conf_wb_err_addr_in),
1157
                                .wb_error_data              (conf_wb_err_data_in),
1158
                                .config_addr                (conf_ccyc_addr_out),
1159
                                .icr_soft_res               (conf_soft_res_out),
1160
                                .int_out                    (conf_int_out),
1161
                                .isr_int_prop               (conf_isr_int_prop_in),
1162
                                .isr_par_err_int            (conf_par_err_int_in),
1163
                                .isr_sys_err_int            (conf_sys_err_int_in)
1164 2 mihad
                            ) ;
1165
 
1166
// pci data io multiplexer inputs
1167 21 mihad
wire            pci_mux_tar_ad_en_in            = pciu_pciif_ad_en_out ;
1168
wire            pci_mux_tar_ad_en_reg_in        = out_bckp_tar_ad_en_out ;
1169
wire    [31:0]  pci_mux_tar_ad_in               = pciu_pciif_ad_out ;
1170
wire            pci_mux_devsel_in               = pciu_pciif_devsel_out ;
1171
wire            pci_mux_devsel_en_in            = pciu_pciif_devsel_en_out ;
1172
wire            pci_mux_trdy_in                 = pciu_pciif_trdy_out ;
1173
wire            pci_mux_trdy_en_in              = pciu_pciif_trdy_en_out ;
1174
wire            pci_mux_stop_in                 = pciu_pciif_stop_out ;
1175
wire            pci_mux_stop_en_in              = pciu_pciif_stop_en_out ;
1176
wire            pci_mux_tar_load_in             = pciu_ad_load_out ;
1177
wire            pci_mux_tar_load_on_transfer_in = pciu_ad_load_on_transfer_out ;
1178 2 mihad
 
1179
wire            pci_mux_mas_ad_en_in    = wbu_pciif_ad_en_out ;
1180
wire    [31:0]  pci_mux_mas_ad_in       = wbu_pciif_ad_out ;
1181
 
1182 21 mihad
wire            pci_mux_frame_in                = wbu_pciif_frame_out ;
1183
wire            pci_mux_frame_en_in             = wbu_pciif_frame_en_out ;
1184
wire            pci_mux_irdy_in                 = wbu_pciif_irdy_out;
1185
wire            pci_mux_irdy_en_in              = wbu_pciif_irdy_en_out;
1186
wire            pci_mux_mas_load_in             = wbu_ad_load_out ;
1187
wire            pci_mux_mas_load_on_transfer_in = wbu_ad_load_on_transfer_out ;
1188
wire [3:0]      pci_mux_cbe_in                  = wbu_pciif_cbe_out ;
1189
wire            pci_mux_cbe_en_in               = wbu_pciif_cbe_en_out ;
1190 2 mihad
 
1191
wire            pci_mux_par_in              = parchk_pci_par_out ;
1192 21 mihad
wire            pci_mux_par_en_in           = parchk_pci_par_en_out ;
1193 2 mihad
wire            pci_mux_perr_in             = parchk_pci_perr_out ;
1194
wire            pci_mux_perr_en_in          = parchk_pci_perr_en_out ;
1195
wire            pci_mux_serr_in             = parchk_pci_serr_out ;
1196
wire            pci_mux_serr_en_in          = parchk_pci_serr_en_out;
1197
 
1198 21 mihad
wire            pci_mux_req_in              =   wbu_pciif_req_out ;
1199 2 mihad
wire            pci_mux_frame_load_in       =   wbu_pciif_frame_load_out ;
1200
 
1201 21 mihad
wire            pci_mux_pci_irdy_in         =   PCI_IRDYn_IN ;
1202
wire            pci_mux_pci_trdy_in         =   PCI_TRDYn_IN ;
1203
wire            pci_mux_pci_frame_in        =   PCI_FRAMEn_IN ;
1204
wire            pci_mux_pci_stop_in         =   PCI_STOPn_IN ;
1205
 
1206 2 mihad
PCI_IO_MUX pci_io_mux
1207
(
1208 21 mihad
    .reset_in                   (reset),
1209
    .clk_in                     (pci_clk),
1210
    .frame_in                   (pci_mux_frame_in),
1211
    .frame_en_in                (pci_mux_frame_en_in),
1212
    .frame_load_in              (pci_mux_frame_load_in),
1213
    .irdy_in                    (pci_mux_irdy_in),
1214
    .irdy_en_in                 (pci_mux_irdy_en_in),
1215
    .devsel_in                  (pci_mux_devsel_in),
1216
    .devsel_en_in               (pci_mux_devsel_en_in),
1217
    .trdy_in                    (pci_mux_trdy_in),
1218
    .trdy_en_in                 (pci_mux_trdy_en_in),
1219
    .stop_in                    (pci_mux_stop_in),
1220
    .stop_en_in                 (pci_mux_stop_en_in),
1221
    .master_load_in             (pci_mux_mas_load_in),
1222
    .master_load_on_transfer_in (pci_mux_mas_load_on_transfer_in),
1223
    .target_load_in             (pci_mux_tar_load_in),
1224
    .target_load_on_transfer_in (pci_mux_tar_load_on_transfer_in),
1225
    .cbe_in                     (pci_mux_cbe_in),
1226
    .cbe_en_in                  (pci_mux_cbe_en_in),
1227
    .mas_ad_in                  (pci_mux_mas_ad_in),
1228
    .tar_ad_in                  (pci_mux_tar_ad_in),
1229 2 mihad
 
1230 21 mihad
    .mas_ad_en_in               (pci_mux_mas_ad_en_in),
1231
    .tar_ad_en_in               (pci_mux_tar_ad_en_in),
1232
    .tar_ad_en_reg_in           (pci_mux_tar_ad_en_reg_in),
1233 2 mihad
 
1234 21 mihad
    .par_in                     (pci_mux_par_in),
1235
    .par_en_in                  (pci_mux_par_en_in),
1236
    .perr_in                    (pci_mux_perr_in),
1237
    .perr_en_in                 (pci_mux_perr_en_in),
1238
    .serr_in                    (pci_mux_serr_in),
1239
    .serr_en_in                 (pci_mux_serr_en_in),
1240 2 mihad
 
1241 21 mihad
    .frame_en_out               (pci_mux_frame_en_out),
1242
    .irdy_en_out                (pci_mux_irdy_en_out),
1243
    .devsel_en_out              (pci_mux_devsel_en_out),
1244
    .trdy_en_out                (pci_mux_trdy_en_out),
1245
    .stop_en_out                (pci_mux_stop_en_out),
1246
    .cbe_en_out                 (pci_mux_cbe_en_out),
1247
    .ad_en_out                  (pci_mux_ad_en_out),
1248 2 mihad
 
1249 21 mihad
    .frame_out                  (pci_mux_frame_out),
1250
    .irdy_out                   (pci_mux_irdy_out),
1251
    .devsel_out                 (pci_mux_devsel_out),
1252
    .trdy_out                   (pci_mux_trdy_out),
1253
    .stop_out                   (pci_mux_stop_out),
1254
    .cbe_out                    (pci_mux_cbe_out),
1255
    .ad_out                     (pci_mux_ad_out),
1256
    .ad_load_out                (pci_mux_ad_load_out),
1257
 
1258
    .par_out                    (pci_mux_par_out),
1259
    .par_en_out                 (pci_mux_par_en_out),
1260
    .perr_out                   (pci_mux_perr_out),
1261
    .perr_en_out                (pci_mux_perr_en_out),
1262
    .serr_out                   (pci_mux_serr_out),
1263
    .serr_en_out                (pci_mux_serr_en_out),
1264
    .req_in                     (pci_mux_req_in),
1265
    .req_out                    (pci_mux_req_out),
1266
    .req_en_out                 (pci_mux_req_en_out),
1267
    .pci_irdy_in                (pci_mux_pci_irdy_in),
1268
    .pci_trdy_in                (pci_mux_pci_trdy_in),
1269
    .pci_frame_in               (pci_mux_pci_frame_in),
1270
    .pci_stop_in                (pci_mux_pci_stop_in),
1271
    .ad_en_unregistered_out     (pci_mux_ad_en_unregistered_out)
1272 2 mihad
);
1273
 
1274
CUR_OUT_REG output_backup
1275
(
1276 21 mihad
    .reset_in               (reset),
1277
    .clk_in                 (pci_clk),
1278
    .frame_in               (pci_mux_frame_in),
1279
    .frame_en_in            (pci_mux_frame_en_in),
1280
    .frame_load_in          (pci_mux_frame_load_in),
1281
    .irdy_in                (pci_mux_irdy_in),
1282
    .irdy_en_in             (pci_mux_irdy_en_in),
1283
    .devsel_in              (pci_mux_devsel_in),
1284
    .trdy_in                (pci_mux_trdy_in),
1285
    .trdy_en_in             (pci_mux_trdy_en_in),
1286
    .stop_in                (pci_mux_stop_in),
1287
    .ad_load_in             (pci_mux_ad_load_out),
1288
    .cbe_in                 (pci_mux_cbe_in),
1289
    .cbe_en_in              (pci_mux_cbe_en_in),
1290
    .mas_ad_in              (pci_mux_mas_ad_in),
1291
    .tar_ad_in              (pci_mux_tar_ad_in),
1292 2 mihad
 
1293 21 mihad
    .mas_ad_en_in           (pci_mux_mas_ad_en_in),
1294
    .tar_ad_en_in           (pci_mux_tar_ad_en_in),
1295
    .ad_en_unregistered_in  (pci_mux_ad_en_unregistered_out),
1296
 
1297
    .par_in                 (pci_mux_par_in),
1298
    .par_en_in              (pci_mux_par_en_in),
1299
    .perr_in                (pci_mux_perr_in),
1300
    .perr_en_in             (pci_mux_perr_en_in),
1301
    .serr_in                (pci_mux_serr_in),
1302
    .serr_en_in             (pci_mux_serr_en_in),
1303
 
1304
    .frame_out              (out_bckp_frame_out),
1305
    .frame_en_out           (out_bckp_frame_en_out),
1306
    .irdy_out               (out_bckp_irdy_out),
1307
    .irdy_en_out            (out_bckp_irdy_en_out),
1308
    .devsel_out             (out_bckp_devsel_out),
1309
    .trdy_out               (out_bckp_trdy_out),
1310
    .trdy_en_out            (out_bckp_trdy_en_out),
1311
    .stop_out               (out_bckp_stop_out),
1312
    .cbe_out                (out_bckp_cbe_out),
1313
    .ad_out                 (out_bckp_ad_out),
1314
    .ad_en_out              (out_bckp_ad_en_out),
1315
    .cbe_en_out             (out_bckp_cbe_en_out),
1316
    .tar_ad_en_out          (out_bckp_tar_ad_en_out),
1317
    .mas_ad_en_out          (out_bckp_mas_ad_en_out),
1318
 
1319
    .par_out                (out_bckp_par_out),
1320
    .par_en_out             (out_bckp_par_en_out),
1321
    .perr_out               (out_bckp_perr_out),
1322
    .perr_en_out            (out_bckp_perr_en_out),
1323
    .serr_out               (out_bckp_serr_out),
1324
    .serr_en_out            (out_bckp_serr_en_out)
1325 2 mihad
) ;
1326
 
1327
// PARITY CHECKER INPUTS
1328
wire            parchk_pci_par_in               =   PCI_PAR_IN ;
1329
wire            parchk_pci_perr_in              =   PCI_PERRn_IN ;
1330
wire            parchk_pci_frame_reg_in         =   in_reg_frame_out ;
1331 21 mihad
wire            parchk_pci_frame_en_in          =   out_bckp_frame_en_out ;
1332 2 mihad
wire            parchk_pci_irdy_en_in           =   out_bckp_irdy_en_out ;
1333 21 mihad
wire            parchk_pci_irdy_reg_in          =   in_reg_irdy_out ;
1334
wire            parchk_pci_trdy_reg_in          =   in_reg_trdy_out ;
1335 2 mihad
 
1336
 
1337 21 mihad
wire            parchk_pci_trdy_en_in           =   out_bckp_trdy_en_out ;
1338 2 mihad
 
1339
 
1340 21 mihad
wire    [31:0]  parchk_pci_ad_out_in            =   out_bckp_ad_out ;
1341 2 mihad
wire    [31:0]  parchk_pci_ad_reg_in            =   in_reg_ad_out ;
1342
wire    [3:0]   parchk_pci_cbe_in_in            =   PCI_CBEn_IN ;
1343 21 mihad
wire    [3:0]   parchk_pci_cbe_reg_in           =   in_reg_cbe_out ;
1344 2 mihad
wire    [3:0]   parchk_pci_cbe_out_in           =   out_bckp_cbe_out ;
1345
wire            parchk_pci_ad_en_in             =   out_bckp_ad_en_out ;
1346
wire            parchk_par_err_response_in      =   conf_perr_response_out ;
1347
wire            parchk_serr_enable_in           =   conf_serr_enable_out ;
1348
 
1349
wire            parchk_pci_perr_out_in          =   out_bckp_perr_out ;
1350
wire            parchk_pci_serr_en_in           =   out_bckp_serr_en_out ;
1351
wire            parchk_pci_serr_out_in          =   out_bckp_serr_out ;
1352
wire            parchk_pci_cbe_en_in            =   out_bckp_cbe_en_out ;
1353
 
1354
wire            parchk_pci_par_en_in            =   out_bckp_par_en_out ;
1355
 
1356
PCI_PARITY_CHECK parity_checker
1357
(
1358
    .reset_in               (reset),
1359
    .clk_in                 (pci_clk),
1360
    .pci_par_in             (parchk_pci_par_in),
1361
    .pci_par_out            (parchk_pci_par_out),
1362
    .pci_par_en_out         (parchk_pci_par_en_out),
1363
    .pci_par_en_in          (parchk_pci_par_en_in),
1364
    .pci_perr_in            (parchk_pci_perr_in),
1365
    .pci_perr_out           (parchk_pci_perr_out),
1366
    .pci_perr_en_out        (parchk_pci_perr_en_out),
1367
    .pci_perr_out_in        (parchk_pci_perr_out_in),
1368
    .pci_serr_out           (parchk_pci_serr_out),
1369
    .pci_serr_out_in        (parchk_pci_serr_out_in),
1370
    .pci_serr_en_out        (parchk_pci_serr_en_out),
1371
    .pci_serr_en_in         (parchk_pci_serr_en_in),
1372
    .pci_frame_reg_in       (parchk_pci_frame_reg_in),
1373
    .pci_frame_en_in        (parchk_pci_frame_en_in),
1374
    .pci_irdy_en_in         (parchk_pci_irdy_en_in),
1375
    .pci_irdy_reg_in        (parchk_pci_irdy_reg_in),
1376
    .pci_trdy_reg_in        (parchk_pci_trdy_reg_in),
1377
    .pci_trdy_en_in         (parchk_pci_trdy_en_in),
1378
    .pci_ad_out_in          (parchk_pci_ad_out_in),
1379
    .pci_ad_reg_in          (parchk_pci_ad_reg_in),
1380
    .pci_cbe_in_in          (parchk_pci_cbe_in_in),
1381 21 mihad
    .pci_cbe_reg_in         (parchk_pci_cbe_reg_in),
1382 2 mihad
    .pci_cbe_en_in          (parchk_pci_cbe_en_in),
1383
    .pci_cbe_out_in         (parchk_pci_cbe_out_in),
1384
    .pci_ad_en_in           (parchk_pci_ad_en_in),
1385
    .par_err_response_in    (parchk_par_err_response_in),
1386
    .par_err_detect_out     (parchk_par_err_detect_out),
1387
    .perr_mas_detect_out    (parchk_perr_mas_detect_out),
1388
    .serr_enable_in         (parchk_serr_enable_in),
1389
    .sig_serr_out           (parchk_sig_serr_out)
1390
);
1391
 
1392
wire            in_reg_gnt_in    = PCI_GNTn_IN ;
1393
wire            in_reg_frame_in  = PCI_FRAMEn_IN ;
1394
wire            in_reg_irdy_in   = PCI_IRDYn_IN ;
1395
wire            in_reg_trdy_in   = PCI_TRDYn_IN ;
1396
wire            in_reg_stop_in   = PCI_STOPn_IN ;
1397
wire            in_reg_devsel_in = PCI_DEVSELn_IN ;
1398 21 mihad
wire            in_reg_idsel_in  = PCI_IDSEL_IN ;
1399 2 mihad
wire    [31:0]  in_reg_ad_in     = PCI_AD_IN ;
1400
wire    [3:0]   in_reg_cbe_in    = PCI_CBEn_IN ;
1401
 
1402
PCI_IN_REG input_register
1403
(
1404
    .reset_in       (reset),
1405
    .clk_in         (pci_clk),
1406 21 mihad
 
1407 2 mihad
    .pci_gnt_in     (in_reg_gnt_in),
1408
    .pci_frame_in   (in_reg_frame_in),
1409
    .pci_irdy_in    (in_reg_irdy_in),
1410
    .pci_trdy_in    (in_reg_trdy_in),
1411
    .pci_stop_in    (in_reg_stop_in),
1412
    .pci_devsel_in  (in_reg_devsel_in),
1413 21 mihad
    .pci_idsel_in   (in_reg_idsel_in),
1414 2 mihad
    .pci_ad_in      (in_reg_ad_in),
1415
    .pci_cbe_in     (in_reg_cbe_in),
1416 21 mihad
 
1417 2 mihad
    .pci_gnt_reg_out    (in_reg_gnt_out),
1418
    .pci_frame_reg_out  (in_reg_frame_out),
1419
    .pci_irdy_reg_out   (in_reg_irdy_out),
1420
    .pci_trdy_reg_out   (in_reg_trdy_out),
1421
    .pci_stop_reg_out   (in_reg_stop_out),
1422
    .pci_devsel_reg_out (in_reg_devsel_out),
1423 21 mihad
    .pci_idsel_reg_out  (in_reg_idsel_out),
1424 2 mihad
    .pci_ad_reg_out     (in_reg_ad_out),
1425
    .pci_cbe_reg_out    (in_reg_cbe_out)
1426
);
1427
 
1428 21 mihad
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.