OpenCores
URL https://opencores.org/ocsvn/pci/pci/trunk

Subversion Repositories pci

[/] [pci/] [tags/] [rel_3/] [rtl/] [verilog/] [pci_user_constants.v] - Blame information for rev 154

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 18 mihad
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  File name "pci_user_constants.v"                            ////
4
////                                                              ////
5
////  This file is part of the "PCI bridge" project               ////
6
////  http://www.opencores.org/cores/pci/                         ////
7
////                                                              ////
8
////  Author(s):                                                  ////
9
////      - Miha Dolenc (mihad@opencores.org)                     ////
10
////      - Tadej Markovic (tadej@opencores.org)                  ////
11
////                                                              ////
12
//////////////////////////////////////////////////////////////////////
13
////                                                              ////
14
//// Copyright (C) 2000 Miha Dolenc, mihad@opencores.org          ////
15
////                                                              ////
16
//// This source file may be used and distributed without         ////
17
//// restriction provided that this copyright statement is not    ////
18
//// removed from the file and that any derivative work contains  ////
19
//// the original copyright notice and the associated disclaimer. ////
20
////                                                              ////
21
//// This source file is free software; you can redistribute it   ////
22
//// and/or modify it under the terms of the GNU Lesser General   ////
23
//// Public License as published by the Free Software Foundation; ////
24
//// either version 2.1 of the License, or (at your option) any   ////
25
//// later version.                                               ////
26
////                                                              ////
27
//// This source is distributed in the hope that it will be       ////
28
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
29
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
30
//// PURPOSE.  See the GNU Lesser General Public License for more ////
31
//// details.                                                     ////
32
////                                                              ////
33
//// You should have received a copy of the GNU Lesser General    ////
34
//// Public License along with this source; if not, download it   ////
35
//// from http://www.opencores.org/lgpl.shtml                     ////
36
////                                                              ////
37
//////////////////////////////////////////////////////////////////////
38
//
39
// CVS Revision History
40
//
41
// $Log: not supported by cvs2svn $
42 73 mihad
// Revision 1.4  2002/09/30 17:22:45  mihad
43
// Added support for Virtual Silicon two port RAM. Didn't run regression on it yet!
44
//
45 60 mihad
// Revision 1.3  2002/08/13 11:03:53  mihad
46
// Added a few testcases. Repaired wrong reset value for PCI_AM5 register. Repaired Parity Error Detected bit setting. Changed PCI_AM0 to always enabled(regardles of PCI_AM0 define), if image 0 is used as configuration image
47
//
48 45 mihad
// Revision 1.2  2002/03/05 11:53:47  mihad
49
// Added some testcases, removed un-needed fifo signals
50
//
51 33 mihad
// Revision 1.1  2002/02/01 14:43:31  mihad
52
// *** empty log message ***
53 18 mihad
//
54 33 mihad
//
55 18 mihad
 
56
// Fifo implementation defines:
57
// If FPGA and XILINX are defined, Xilinx's BlockSelectRAM+ is instantiated for Fifo storage.
58
// 16 bit width is used, so 8 bits of address ( 256 ) locations are available. If RAM_DONT_SHARE is not defined (commented out),
59
// then one block RAM is shared between two FIFOs. That means each Fifo can have a maximum address length of 7 - depth of 128 and only 6 block rams are used
60
// If RAM_DONT_SHARE is defined ( not commented out ), then 12 block RAMs are used and each Fifo can have a maximum address length of 8 ( 256 locations )
61
// If FPGA is not defined, then ASIC RAMs are used. Currently there is only one version of ARTISAN RAM supported. User should generate synchronous RAM with
62
// width of 40 and instantiate it in pci_tpram.v. If RAM_DONT_SHARE is defined, then these can be dual port rams ( write port
63
// in one clock domain, read in other ), otherwise it must be two port RAM ( read and write ports in both clock domains ).
64
// If RAM_DONT_SHARE is defined, then all RAM address lengths must be specified accordingly, otherwise there are two relevant lengths - PCI_FIFO_RAM_ADDR_LENGTH and
65
// WB_FIFO_RAM_ADDR_LENGTH.
66
 
67
`define WBW_ADDR_LENGTH 6
68
`define WBR_ADDR_LENGTH 4
69 33 mihad
`define PCIW_ADDR_LENGTH 3
70 18 mihad
`define PCIR_ADDR_LENGTH 3
71
 
72 33 mihad
//`define FPGA
73
//`define XILINX
74 18 mihad
 
75
//`define WB_RAM_DONT_SHARE
76
//`define PCI_RAM_DONT_SHARE
77
 
78
`ifdef FPGA
79
    `ifdef XILINX
80
        `define PCI_FIFO_RAM_ADDR_LENGTH 8      // PCI target unit fifo storage definition
81
        `define WB_FIFO_RAM_ADDR_LENGTH 8       // WB slave unit fifo storage definition
82
        `define PCI_XILINX_RAMB4
83
        `define WB_XILINX_RAMB4
84
        //`define PCI_XILINX_DIST_RAM
85
        //`define WB_XILINX_DIST_RAM
86
    `endif
87
`else
88 33 mihad
    `define PCI_FIFO_RAM_ADDR_LENGTH 4      // PCI target unit fifo storage definition when RAM sharing is used ( both pcir and pciw fifo use same instance of RAM )
89
    `define WB_FIFO_RAM_ADDR_LENGTH 7       // WB slave unit fifo storage definition when RAM sharing is used ( both wbr and wbw fifo use same instance of RAM )
90
//    `define WB_ARTISAN_SDP
91
//    `define PCI_ARTISAN_SDP
92 60 mihad
//    `define PCI_VS_STP
93
//    `define WB_VS_STP
94 18 mihad
`endif
95
 
96
// these two defines allow user to select active high or low output enables on PCI bus signals, depending on
97
// output buffers instantiated. Xilinx FPGAs use active low output enables.
98
`define ACTIVE_LOW_OE
99
//`define ACTIVE_HIGH_OE
100
 
101
// HOST/GUEST implementation selection - see design document and specification for description of each implementation
102
// only one can be defined at same time
103 45 mihad
`define GUEST
104
//`define HOST
105 18 mihad
 
106
// if NO_CNF_IMAGE is commented out, then READ-ONLY access to configuration space is ENABLED:
107
// - ENABLED Read-Only access from WISHBONE for GUEST bridges
108
// - ENABLED Read-Only access from PCI for HOST bridges
109
// with defining NO_CNF_IMAGE, one decoder and one multiplexer are saved
110
`define NO_CNF_IMAGE
111
 
112
// number defined here specifies how many MS bits in PCI address are compared with base address, to decode
113
// accesses. Maximum number allows for minimum image size ( number = 20, image size = 4KB ), minimum number
114
// allows for maximum image size ( number = 1, image size = 2GB ). If you intend on using different sizes of PCI images,
115
// you have to define a number of minimum sized image and enlarge others by specifying different address mask.
116
// smaller the number here, faster the decoder operation
117 45 mihad
`define PCI_NUM_OF_DEC_ADDR_LINES 20
118 18 mihad
 
119
// no. of PCI Target IMAGES
120
// - PCI provides 6 base address registers for image implementation.
121
// PCI_IMAGE1 definition is not required and has no effect, since PCI image 1 is always implemented
122
// If GUEST is defined, PCI Image 0 is also always implemented and is used for configuration space
123
// access.
124
// If HOST is defined and NO_CNF_IMAGE is not, then PCI Image 0 is used for Read Only access to configuration
125
// space. If HOST is defined and NO_CNF_IMAGE is defined, then user can define PCI_IMAGE0 as normal image, and there
126
// is no access to Configuration space possible from PCI bus.
127
// Implementation of all other PCI images is selected by defining PCI_IMAGE2 through PCI_IMAGE5 regardles of HOST
128
// or GUEST implementation.
129
`ifdef HOST
130
    `ifdef NO_CNF_IMAGE
131
        `define PCI_IMAGE0
132
    `endif
133
`endif
134
 
135 45 mihad
`define PCI_IMAGE2
136 18 mihad
`define PCI_IMAGE3
137 45 mihad
`define PCI_IMAGE4
138 18 mihad
`define PCI_IMAGE5
139
 
140
// initial value for PCI image address masks. Address masks can be defined in enabled state,
141
// to allow device independent software to detect size of image and map base addresses to
142
// memory space. If initial mask for an image is defined as 0, then device independent software
143
// won't detect base address implemented and device dependent software will have to configure
144
// address masks as well as base addresses!
145 45 mihad
`define PCI_AM0 20'hffff_e
146
`define PCI_AM1 20'hffff_c
147
`define PCI_AM2 20'hffff_8
148
`define PCI_AM3 20'hffff_0
149
`define PCI_AM4 20'hfffe_0
150
`define PCI_AM5 20'h0000_0
151 18 mihad
 
152
// initial value for PCI image maping to MEMORY or IO spaces.  If initial define is set to 0,
153
// then IMAGE with that base address points to MEMORY space, othervise it points ti IO space. D
154
// Device independent software sets the base addresses acording to MEMORY or IO maping!
155
`define PCI_BA0_MEM_IO 1'b0 // considered only when PCI_IMAGE0 is used as general PCI-WB image!
156 45 mihad
`define PCI_BA1_MEM_IO 1'b1
157 18 mihad
`define PCI_BA2_MEM_IO 1'b0
158 45 mihad
`define PCI_BA3_MEM_IO 1'b1
159 18 mihad
`define PCI_BA4_MEM_IO 1'b0
160 45 mihad
`define PCI_BA5_MEM_IO 1'b1
161 18 mihad
 
162
// number defined here specifies how many MS bits in WB address are compared with base address, to decode
163
// accesses. Maximum number allows for minimum image size ( number = 20, image size = 4KB ), minimum number
164
// allows for maximum image size ( number = 1, image size = 2GB ). If you intend on using different sizes of WB images,
165
// you have to define a number of minimum sized image and enlarge others by specifying different address mask.
166
// smaller the number here, faster the decoder operation
167
`define WB_NUM_OF_DEC_ADDR_LINES 20
168
 
169
// no. of WISHBONE Slave IMAGES
170
// WB image 0 is always used for access to configuration space. In case configuration space access is not implemented,
171
// ( both GUEST and NO_CNF_IMAGE defined ), then WB image 0 is not implemented. User doesn't need to define image 0.
172
// WB Image 1 is always implemented and user doesnt need to specify its definition
173
// WB images' 2 through 5 implementation by defining each one.
174
//`define WB_IMAGE2
175
`define WB_IMAGE3
176
`define WB_IMAGE4
177
//`define WB_IMAGE5
178
 
179
// If this define is commented out, then address translation will not be implemented.
180
// addresses will pass through bridge unchanged, regardles of address translation enable bits.
181
// Address translation also slows down the decoding
182
//`define ADDR_TRAN_IMPL
183
 
184
// decode speed for WISHBONE definition - initial cycle on WISHBONE bus will take 1 WS for FAST, 2 WSs for MEDIUM and 3 WSs for slow.
185
// slower decode speed can be used, to provide enough time for address to be decoded.
186
//`define WB_DECODE_FAST
187
`define WB_DECODE_MEDIUM
188
//`define WB_DECODE_SLOW
189
 
190
// Base address for Configuration space access from WB bus. This value cannot be changed during runtime
191 45 mihad
`define WB_CONFIGURATION_BASE 20'hF300_0
192 18 mihad
 
193
// Turn registered WISHBONE slave outputs on or off
194
// all outputs from WB Slave state machine are registered, if this is defined - WB bus outputs as well as
195
// outputs to internals of the core.
196 33 mihad
//`define REGISTER_WBS_OUTPUTS
197 18 mihad
 
198
/*-----------------------------------------------------------------------------------------------------------
199
Core speed definition - used for simulation and 66MHz Capable bit value in status register indicating 66MHz
200
capable device
201
-----------------------------------------------------------------------------------------------------------*/
202
`define PCI33
203
//`define PCI66
204
 
205
/*-----------------------------------------------------------------------------------------------------------
206
[000h-00Ch] First 4 DWORDs (32-bit) of PCI configuration header - the same regardless of the HEADER type !
207
        Vendor_ID is an ID for a specific vendor defined by PCI_SIG - 2321h does not belong to anyone (e.g.
208
        Xilinx's Vendor_ID is 10EEh and Altera's Vendor_ID is 1172h). Device_ID and Revision_ID should be used
209
        together by application.
210
-----------------------------------------------------------------------------------------------------------*/
211 73 mihad
`define HEADER_VENDOR_ID    16'h1895
212 18 mihad
`define HEADER_DEVICE_ID    16'h0001
213
`define HEADER_REVISION_ID  8'h01
214
 
215
// Turn registered WISHBONE master outputs on or off
216
// all outputs from WB Master state machine are registered, if this is defined - WB bus outputs as well as
217
// outputs to internals of the core.
218 33 mihad
`define REGISTER_WBM_OUTPUTS
219 18 mihad
 
220
// MAX Retry counter value for WISHBONE Master state-machine
221
//      This value is 8-bit because of 8-bit retry counter !!!
222
`define WB_RTY_CNT_MAX                  8'hff

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.