OpenCores
URL https://opencores.org/ocsvn/pci/pci/trunk

Subversion Repositories pci

[/] [pci/] [tags/] [rel_3/] [rtl/] [verilog/] [top.v] - Blame information for rev 35

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 mihad
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  File name "top.v"                                           ////
4
////                                                              ////
5
////  This file is part of the "PCI bridge" project               ////
6
////  http://www.opencores.org/cores/pci/                         ////
7
////                                                              ////
8
////  Author(s):                                                  ////
9
////      - Miha Dolenc (mihad@opencores.org)                     ////
10
////                                                              ////
11
////  All additional information is avaliable in the README       ////
12
////  file.                                                       ////
13
////                                                              ////
14
////                                                              ////
15
//////////////////////////////////////////////////////////////////////
16
////                                                              ////
17
//// Copyright (C) 2001 Miha Dolenc, mihad@opencores.org          ////
18
////                                                              ////
19
//// This source file may be used and distributed without         ////
20
//// restriction provided that this copyright statement is not    ////
21
//// removed from the file and that any derivative work contains  ////
22
//// the original copyright notice and the associated disclaimer. ////
23
////                                                              ////
24
//// This source file is free software; you can redistribute it   ////
25
//// and/or modify it under the terms of the GNU Lesser General   ////
26
//// Public License as published by the Free Software Foundation; ////
27
//// either version 2.1 of the License, or (at your option) any   ////
28
//// later version.                                               ////
29
////                                                              ////
30
//// This source is distributed in the hope that it will be       ////
31
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
32
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
33
//// PURPOSE.  See the GNU Lesser General Public License for more ////
34
//// details.                                                     ////
35
////                                                              ////
36
//// You should have received a copy of the GNU Lesser General    ////
37
//// Public License along with this source; if not, download it   ////
38
//// from http://www.opencores.org/lgpl.shtml                     ////
39
////                                                              ////
40
//////////////////////////////////////////////////////////////////////
41
//
42
// CVS Revision History
43
//
44
// $Log: not supported by cvs2svn $
45 35 mihad
// Revision 1.3  2002/02/01 15:25:13  mihad
46
// Repaired a few bugs, updated specification, added test bench files and design document
47
//
48 21 mihad
// Revision 1.2  2001/10/05 08:14:30  mihad
49
// Updated all files with inclusion of timescale file for simulation purposes.
50
//
51 6 mihad
// Revision 1.1.1.1  2001/10/02 15:33:47  mihad
52
// New project directory structure
53 2 mihad
//
54 6 mihad
//
55 2 mihad
 
56
// This top module is primarly used for testing plain PCI bridge core without any other cores attached.
57
// Other cores can be included in this top module and appropriate changes incorporated for overall design
58 21 mihad
 
59
// synopsys translate_off
60 6 mihad
`include "timescale.v"
61 21 mihad
// synopsys translate_on
62 35 mihad
`include "pci_constants.v"
63 2 mihad
 
64
module TOP
65
(
66
    CLK,
67 21 mihad
    AD,
68
    CBE,
69
    RST,
70 2 mihad
    INTA,
71
    REQ,
72
    GNT,
73
    FRAME,
74
    IRDY,
75
    IDSEL,
76
    DEVSEL,
77
    TRDY,
78
    STOP,
79
    PAR,
80
    PERR,
81
    SERR,
82 21 mihad
 
83 2 mihad
    CLK_I,
84
    RST_I,
85
    RST_O,
86
    INT_I,
87
    INT_O,
88
 
89
    // WISHBONE slave interface
90
    ADR_I,
91
    SDAT_I,
92
    SDAT_O,
93
    SEL_I,
94
    CYC_I,
95
    STB_I,
96
    WE_I,
97
    CAB_I,
98
    ACK_O,
99
    RTY_O,
100
    ERR_O,
101
 
102
    // WISHBONE master interface
103
    ADR_O,
104
    MDAT_I,
105
    MDAT_O,
106
    SEL_O,
107
    CYC_O,
108
    STB_O,
109
    WE_O,
110
    CAB_O,
111
    ACK_I,
112
    RTY_I,
113 21 mihad
    ERR_I
114 2 mihad
);
115
 
116
input           CLK ;
117
inout   [31:0]  AD ;
118
inout   [3:0]   CBE ;
119
inout           RST ;
120
inout           INTA ;
121
output          REQ ;
122
input           GNT ;
123
inout           FRAME ;
124
inout           IRDY ;
125
input           IDSEL ;
126
inout           DEVSEL ;
127
inout           TRDY ;
128
inout           STOP ;
129
inout           PAR ;
130
inout           PERR ;
131
output          SERR ;
132
 
133
// WISHBONE system signals
134
input   CLK_I ;
135
input   RST_I ;
136
output  RST_O ;
137
input   INT_I ;
138
output  INT_O ;
139
 
140
// WISHBONE slave interface
141
input   [31:0]  ADR_I ;
142
input   [31:0]  SDAT_I ;
143
output  [31:0]  SDAT_O ;
144
input   [3:0]   SEL_I ;
145
input           CYC_I ;
146
input           STB_I ;
147
input           WE_I  ;
148
input           CAB_I ;
149
output          ACK_O ;
150
output          RTY_O ;
151
output          ERR_O ;
152
 
153
// WISHBONE master interface
154
output  [31:0]  ADR_O ;
155
input   [31:0]  MDAT_I ;
156
output  [31:0]  MDAT_O ;
157
output  [3:0]   SEL_O ;
158
output          CYC_O ;
159
output          STB_O ;
160
output          WE_O  ;
161
output          CAB_O ;
162
input           ACK_I ;
163
input           RTY_I ;
164
input           ERR_I ;
165
 
166
 
167
wire    [31:0]  AD_out ;
168
wire    [31:0]  AD_en ;
169
 
170
 
171
wire    [31:0]  AD_in = AD ;
172
 
173
wire    [3:0]   CBE_in = CBE ;
174
wire    [3:0]   CBE_out ;
175
wire    [3:0]   CBE_en ;
176
 
177
 
178
 
179
wire            RST_in = RST ;
180
wire            RST_out ;
181
wire            RST_en ;
182
 
183
wire            INTA_in = INTA ;
184
wire            INTA_en ;
185
wire            INTA_out ;
186
 
187
wire            REQ_en ;
188
wire            REQ_out ;
189
 
190
wire            FRAME_in = FRAME ;
191
wire            FRAME_out ;
192
wire            FRAME_en ;
193
 
194
wire            IRDY_in = IRDY ;
195
wire            IRDY_out ;
196
wire            IRDY_en ;
197
 
198
wire            DEVSEL_in = DEVSEL ;
199
wire            DEVSEL_out ;
200
wire            DEVSEL_en ;
201
 
202
wire            TRDY_in = TRDY ;
203
wire            TRDY_out ;
204
wire            TRDY_en ;
205
 
206
wire            STOP_in = STOP ;
207
wire            STOP_out ;
208
wire            STOP_en ;
209
 
210
wire            PAR_in = PAR ;
211
wire            PAR_out ;
212
wire            PAR_en ;
213
 
214
wire            PERR_in = PERR ;
215
wire            PERR_out ;
216
wire            PERR_en ;
217
 
218
wire            SERR_out ;
219
wire            SERR_en ;
220
 
221
PCI_BRIDGE32 bridge
222
(
223
    // WISHBONE system signals
224
    .CLK_I(CLK_I),
225
    .RST_I(RST_I),
226
    .RST_O(RST_O),
227
    .INT_I(INT_I),
228
    .INT_O(INT_O),
229 21 mihad
 
230 2 mihad
    // WISHBONE slave interface
231
    .ADR_I(ADR_I),
232
    .SDAT_I(SDAT_I),
233
    .SDAT_O(SDAT_O),
234
    .SEL_I(SEL_I),
235
    .CYC_I(CYC_I),
236
    .STB_I(STB_I),
237
    .WE_I(WE_I),
238
    .CAB_I(CAB_I),
239
    .ACK_O(ACK_O),
240
    .RTY_O(RTY_O),
241
    .ERR_O(ERR_O),
242 21 mihad
 
243 2 mihad
    // WISHBONE master interface
244
    .ADR_O(ADR_O),
245
    .MDAT_I(MDAT_I),
246
    .MDAT_O(MDAT_O),
247
    .SEL_O(SEL_O),
248
    .CYC_O(CYC_O),
249
    .STB_O(STB_O),
250
    .WE_O(WE_O),
251
    .CAB_O(CAB_O),
252
    .ACK_I(ACK_I),
253
    .RTY_I(RTY_I),
254
    .ERR_I(ERR_I),
255 21 mihad
 
256 2 mihad
    // pci interface - system pins
257
    .PCI_CLK_IN (CLK),
258
    .PCI_RSTn_IN ( RST_in ),
259
    .PCI_RSTn_OUT ( RST_out ),
260
    .PCI_INTAn_IN ( INTA_in ),
261
    .PCI_INTAn_OUT( INTA_out),
262
    .PCI_RSTn_EN_OUT( RST_en),
263
    .PCI_INTAn_EN_OUT(INTA_en),
264 21 mihad
 
265 2 mihad
    // arbitration pins
266
    .PCI_REQn_OUT( REQ_out ),
267
    .PCI_REQn_EN_OUT ( REQ_en ),
268 21 mihad
 
269 2 mihad
    .PCI_GNTn_IN( GNT ),
270 21 mihad
 
271 2 mihad
    // protocol pins
272
    .PCI_FRAMEn_IN( FRAME_in),
273
    .PCI_FRAMEn_OUT( FRAME_out ),
274
 
275
    .PCI_FRAMEn_EN_OUT( FRAME_en ),
276
    .PCI_IRDYn_EN_OUT ( IRDY_en ),
277
    .PCI_DEVSELn_EN_OUT ( DEVSEL_en ),
278
    .PCI_TRDYn_EN_OUT ( TRDY_en ),
279
    .PCI_STOPn_EN_OUT ( STOP_en ),
280
    .PCI_AD_EN_OUT(AD_en),
281
    .PCI_CBEn_EN_OUT ( CBE_en) ,
282 21 mihad
 
283 2 mihad
    .PCI_IRDYn_IN ( IRDY_in ),
284
    .PCI_IRDYn_OUT ( IRDY_out ),
285 21 mihad
 
286 2 mihad
    .PCI_IDSEL_IN ( IDSEL ),
287 21 mihad
 
288 2 mihad
    .PCI_DEVSELn_IN( DEVSEL_in ),
289
    .PCI_DEVSELn_OUT ( DEVSEL_out ),
290 21 mihad
 
291 2 mihad
    .PCI_TRDYn_IN ( TRDY_in ),
292
    .PCI_TRDYn_OUT ( TRDY_out ),
293 21 mihad
 
294 2 mihad
    .PCI_STOPn_IN( STOP_in ),
295
    .PCI_STOPn_OUT ( STOP_out ),
296 21 mihad
 
297
    // data transfer pins
298 2 mihad
    .PCI_AD_IN(AD_in),
299
    .PCI_AD_OUT (AD_out),
300 21 mihad
 
301 2 mihad
    .PCI_CBEn_IN( CBE_in ),
302
    .PCI_CBEn_OUT ( CBE_out ),
303 21 mihad
 
304 2 mihad
    // parity generation and checking pins
305
    .PCI_PAR_IN ( PAR_in ),
306
    .PCI_PAR_OUT ( PAR_out ),
307
    .PCI_PAR_EN_OUT ( PAR_en ),
308 21 mihad
 
309 2 mihad
    .PCI_PERRn_IN ( PERR_in ),
310
    .PCI_PERRn_OUT ( PERR_out ),
311
    .PCI_PERRn_EN_OUT ( PERR_en ),
312 21 mihad
 
313 2 mihad
    // system error pin
314
    .PCI_SERRn_OUT ( SERR_out ),
315 21 mihad
    .PCI_SERRn_EN_OUT ( SERR_en )
316 2 mihad
);
317 35 mihad
 
318
 
319 21 mihad
// PCI IO buffers instantiation
320
`ifdef ACTIVE_LOW_OE
321 35 mihad
 
322 2 mihad
bufif0 AD_buf0   ( AD[0],  AD_out[0], AD_en[0]) ;
323
bufif0 AD_buf1   ( AD[1],  AD_out[1], AD_en[1]) ;
324
bufif0 AD_buf2   ( AD[2],  AD_out[2], AD_en[2]) ;
325
bufif0 AD_buf3   ( AD[3],  AD_out[3], AD_en[3]) ;
326
bufif0 AD_buf4   ( AD[4],  AD_out[4], AD_en[4]) ;
327
bufif0 AD_buf5   ( AD[5],  AD_out[5], AD_en[5]) ;
328
bufif0 AD_buf6   ( AD[6],  AD_out[6], AD_en[6]) ;
329
bufif0 AD_buf7   ( AD[7],  AD_out[7], AD_en[7]) ;
330
bufif0 AD_buf8   ( AD[8],  AD_out[8], AD_en[8]) ;
331
bufif0 AD_buf9   ( AD[9],  AD_out[9], AD_en[9]) ;
332
bufif0 AD_buf10  ( AD[10], AD_out[10],AD_en[10] ) ;
333
bufif0 AD_buf11  ( AD[11], AD_out[11],AD_en[11] ) ;
334
bufif0 AD_buf12  ( AD[12], AD_out[12],AD_en[12] ) ;
335
bufif0 AD_buf13  ( AD[13], AD_out[13],AD_en[13] ) ;
336
bufif0 AD_buf14  ( AD[14], AD_out[14],AD_en[14] ) ;
337
bufif0 AD_buf15  ( AD[15], AD_out[15],AD_en[15] ) ;
338
bufif0 AD_buf16  ( AD[16], AD_out[16],AD_en[16] ) ;
339
bufif0 AD_buf17  ( AD[17], AD_out[17],AD_en[17] ) ;
340
bufif0 AD_buf18  ( AD[18], AD_out[18],AD_en[18] ) ;
341
bufif0 AD_buf19  ( AD[19], AD_out[19],AD_en[19] ) ;
342
bufif0 AD_buf20  ( AD[20], AD_out[20],AD_en[20] ) ;
343
bufif0 AD_buf21  ( AD[21], AD_out[21],AD_en[21] ) ;
344
bufif0 AD_buf22  ( AD[22], AD_out[22],AD_en[22] ) ;
345
bufif0 AD_buf23  ( AD[23], AD_out[23],AD_en[23] ) ;
346
bufif0 AD_buf24  ( AD[24], AD_out[24],AD_en[24] ) ;
347
bufif0 AD_buf25  ( AD[25], AD_out[25],AD_en[25] ) ;
348
bufif0 AD_buf26  ( AD[26], AD_out[26],AD_en[26] ) ;
349
bufif0 AD_buf27  ( AD[27], AD_out[27],AD_en[27] ) ;
350
bufif0 AD_buf28  ( AD[28], AD_out[28],AD_en[28] ) ;
351
bufif0 AD_buf29  ( AD[29], AD_out[29],AD_en[29] ) ;
352
bufif0 AD_buf30  ( AD[30], AD_out[30],AD_en[30] ) ;
353
bufif0 AD_buf31  ( AD[31], AD_out[31],AD_en[31] ) ;
354
 
355
bufif0 CBE_buf0 ( CBE[0], CBE_out[0], CBE_en[0] ) ;
356
bufif0 CBE_buf1 ( CBE[1], CBE_out[1], CBE_en[1] ) ;
357
bufif0 CBE_buf2 ( CBE[2], CBE_out[2], CBE_en[2] ) ;
358
bufif0 CBE_buf3 ( CBE[3], CBE_out[3], CBE_en[3] ) ;
359 21 mihad
 
360 2 mihad
bufif0 FRAME_buf    ( FRAME, FRAME_out, FRAME_en ) ;
361
bufif0 IRDY_buf     ( IRDY, IRDY_out, IRDY_en ) ;
362
bufif0 DEVSEL_buf   ( DEVSEL, DEVSEL_out, DEVSEL_en ) ;
363
bufif0 TRDY_buf     ( TRDY, TRDY_out, TRDY_en ) ;
364
bufif0 STOP_buf     ( STOP, STOP_out, STOP_en ) ;
365 21 mihad
 
366 2 mihad
bufif0 RST_buf      ( RST, RST_out, RST_en ) ;
367
bufif0 INTA_buf     ( INTA, INTA_out, INTA_en) ;
368
bufif0 REQ_buf      ( REQ, REQ_out, REQ_en ) ;
369
bufif0 PAR_buf      ( PAR, PAR_out, PAR_en ) ;
370
bufif0 PERR_buf     ( PERR, PERR_out, PERR_en ) ;
371
bufif0 SERR_buf     ( SERR, SERR_out, SERR_en ) ;
372
 
373 21 mihad
`else
374 35 mihad
 `ifdef ACTIVE_HIGH_OE
375
 
376 21 mihad
bufif1 AD_buf0   ( AD[0],  AD_out[0], AD_en[0]) ;
377
bufif1 AD_buf1   ( AD[1],  AD_out[1], AD_en[1]) ;
378
bufif1 AD_buf2   ( AD[2],  AD_out[2], AD_en[2]) ;
379
bufif1 AD_buf3   ( AD[3],  AD_out[3], AD_en[3]) ;
380
bufif1 AD_buf4   ( AD[4],  AD_out[4], AD_en[4]) ;
381
bufif1 AD_buf5   ( AD[5],  AD_out[5], AD_en[5]) ;
382
bufif1 AD_buf6   ( AD[6],  AD_out[6], AD_en[6]) ;
383
bufif1 AD_buf7   ( AD[7],  AD_out[7], AD_en[7]) ;
384
bufif1 AD_buf8   ( AD[8],  AD_out[8], AD_en[8]) ;
385
bufif1 AD_buf9   ( AD[9],  AD_out[9], AD_en[9]) ;
386
bufif1 AD_buf10  ( AD[10], AD_out[10],AD_en[10] ) ;
387
bufif1 AD_buf11  ( AD[11], AD_out[11],AD_en[11] ) ;
388
bufif1 AD_buf12  ( AD[12], AD_out[12],AD_en[12] ) ;
389
bufif1 AD_buf13  ( AD[13], AD_out[13],AD_en[13] ) ;
390
bufif1 AD_buf14  ( AD[14], AD_out[14],AD_en[14] ) ;
391
bufif1 AD_buf15  ( AD[15], AD_out[15],AD_en[15] ) ;
392
bufif1 AD_buf16  ( AD[16], AD_out[16],AD_en[16] ) ;
393
bufif1 AD_buf17  ( AD[17], AD_out[17],AD_en[17] ) ;
394
bufif1 AD_buf18  ( AD[18], AD_out[18],AD_en[18] ) ;
395
bufif1 AD_buf19  ( AD[19], AD_out[19],AD_en[19] ) ;
396
bufif1 AD_buf20  ( AD[20], AD_out[20],AD_en[20] ) ;
397
bufif1 AD_buf21  ( AD[21], AD_out[21],AD_en[21] ) ;
398
bufif1 AD_buf22  ( AD[22], AD_out[22],AD_en[22] ) ;
399
bufif1 AD_buf23  ( AD[23], AD_out[23],AD_en[23] ) ;
400
bufif1 AD_buf24  ( AD[24], AD_out[24],AD_en[24] ) ;
401
bufif1 AD_buf25  ( AD[25], AD_out[25],AD_en[25] ) ;
402
bufif1 AD_buf26  ( AD[26], AD_out[26],AD_en[26] ) ;
403
bufif1 AD_buf27  ( AD[27], AD_out[27],AD_en[27] ) ;
404
bufif1 AD_buf28  ( AD[28], AD_out[28],AD_en[28] ) ;
405
bufif1 AD_buf29  ( AD[29], AD_out[29],AD_en[29] ) ;
406
bufif1 AD_buf30  ( AD[30], AD_out[30],AD_en[30] ) ;
407
bufif1 AD_buf31  ( AD[31], AD_out[31],AD_en[31] ) ;
408
 
409
bufif1 CBE_buf0 ( CBE[0], CBE_out[0], CBE_en[0] ) ;
410
bufif1 CBE_buf1 ( CBE[1], CBE_out[1], CBE_en[1] ) ;
411
bufif1 CBE_buf2 ( CBE[2], CBE_out[2], CBE_en[2] ) ;
412
bufif1 CBE_buf3 ( CBE[3], CBE_out[3], CBE_en[3] ) ;
413
 
414
bufif1 FRAME_buf    ( FRAME, FRAME_out, FRAME_en ) ;
415
bufif1 IRDY_buf     ( IRDY, IRDY_out, IRDY_en ) ;
416
bufif1 DEVSEL_buf   ( DEVSEL, DEVSEL_out, DEVSEL_en ) ;
417
bufif1 TRDY_buf     ( TRDY, TRDY_out, TRDY_en ) ;
418
bufif1 STOP_buf     ( STOP, STOP_out, STOP_en ) ;
419
 
420
bufif1 RST_buf      ( RST, RST_out, RST_en ) ;
421
bufif1 INTA_buf     ( INTA, INTA_out, INTA_en) ;
422
bufif1 REQ_buf      ( REQ, REQ_out, REQ_en ) ;
423
bufif1 PAR_buf      ( PAR, PAR_out, PAR_en ) ;
424
bufif1 PERR_buf     ( PERR, PERR_out, PERR_en ) ;
425
bufif1 SERR_buf     ( SERR, SERR_out, SERR_en ) ;
426
`endif
427
`endif
428
 
429
 
430
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.