OpenCores
URL https://opencores.org/ocsvn/pci/pci/trunk

Subversion Repositories pci

[/] [pci/] [tags/] [rel_3/] [rtl/] [verilog/] [top.v] - Blame information for rev 63

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 mihad
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  File name "top.v"                                           ////
4
////                                                              ////
5
////  This file is part of the "PCI bridge" project               ////
6
////  http://www.opencores.org/cores/pci/                         ////
7
////                                                              ////
8
////  Author(s):                                                  ////
9
////      - Miha Dolenc (mihad@opencores.org)                     ////
10
////                                                              ////
11
////  All additional information is avaliable in the README       ////
12
////  file.                                                       ////
13
////                                                              ////
14
////                                                              ////
15
//////////////////////////////////////////////////////////////////////
16
////                                                              ////
17
//// Copyright (C) 2001 Miha Dolenc, mihad@opencores.org          ////
18
////                                                              ////
19
//// This source file may be used and distributed without         ////
20
//// restriction provided that this copyright statement is not    ////
21
//// removed from the file and that any derivative work contains  ////
22
//// the original copyright notice and the associated disclaimer. ////
23
////                                                              ////
24
//// This source file is free software; you can redistribute it   ////
25
//// and/or modify it under the terms of the GNU Lesser General   ////
26
//// Public License as published by the Free Software Foundation; ////
27
//// either version 2.1 of the License, or (at your option) any   ////
28
//// later version.                                               ////
29
////                                                              ////
30
//// This source is distributed in the hope that it will be       ////
31
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
32
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
33
//// PURPOSE.  See the GNU Lesser General Public License for more ////
34
//// details.                                                     ////
35
////                                                              ////
36
//// You should have received a copy of the GNU Lesser General    ////
37
//// Public License along with this source; if not, download it   ////
38
//// from http://www.opencores.org/lgpl.shtml                     ////
39
////                                                              ////
40
//////////////////////////////////////////////////////////////////////
41
//
42
// CVS Revision History
43
//
44
// $Log: not supported by cvs2svn $
45 63 mihad
// Revision 1.5  2002/10/08 17:17:06  mihad
46
// Added BIST signals for RAMs.
47
//
48 62 mihad
// Revision 1.4  2002/03/21 07:36:04  mihad
49
// Files updated with missing includes, resolved some race conditions in test bench
50
//
51 35 mihad
// Revision 1.3  2002/02/01 15:25:13  mihad
52
// Repaired a few bugs, updated specification, added test bench files and design document
53
//
54 21 mihad
// Revision 1.2  2001/10/05 08:14:30  mihad
55
// Updated all files with inclusion of timescale file for simulation purposes.
56
//
57 6 mihad
// Revision 1.1.1.1  2001/10/02 15:33:47  mihad
58
// New project directory structure
59 2 mihad
//
60 6 mihad
//
61 2 mihad
 
62
// This top module is primarly used for testing plain PCI bridge core without any other cores attached.
63
// Other cores can be included in this top module and appropriate changes incorporated for overall design
64 21 mihad
 
65
// synopsys translate_off
66 6 mihad
`include "timescale.v"
67 21 mihad
// synopsys translate_on
68 35 mihad
`include "pci_constants.v"
69 2 mihad
 
70
module TOP
71
(
72
    CLK,
73 21 mihad
    AD,
74
    CBE,
75
    RST,
76 2 mihad
    INTA,
77
    REQ,
78
    GNT,
79
    FRAME,
80
    IRDY,
81
    IDSEL,
82
    DEVSEL,
83
    TRDY,
84
    STOP,
85
    PAR,
86
    PERR,
87
    SERR,
88 21 mihad
 
89 2 mihad
    CLK_I,
90
    RST_I,
91
    RST_O,
92
    INT_I,
93
    INT_O,
94
 
95
    // WISHBONE slave interface
96
    ADR_I,
97
    SDAT_I,
98
    SDAT_O,
99
    SEL_I,
100
    CYC_I,
101
    STB_I,
102
    WE_I,
103
    CAB_I,
104
    ACK_O,
105
    RTY_O,
106
    ERR_O,
107
 
108
    // WISHBONE master interface
109
    ADR_O,
110
    MDAT_I,
111
    MDAT_O,
112
    SEL_O,
113
    CYC_O,
114
    STB_O,
115
    WE_O,
116
    CAB_O,
117
    ACK_I,
118
    RTY_I,
119 21 mihad
    ERR_I
120 62 mihad
 
121
`ifdef PCI_BIST
122
    ,
123
    // debug chain signals
124 63 mihad
    trst       ,
125 62 mihad
    SO         ,
126
    SI         ,
127
    shift_DR   ,
128
    capture_DR ,
129
    extest     ,
130
    tck
131
`endif
132 2 mihad
);
133
 
134
input           CLK ;
135
inout   [31:0]  AD ;
136
inout   [3:0]   CBE ;
137
inout           RST ;
138
inout           INTA ;
139
output          REQ ;
140
input           GNT ;
141
inout           FRAME ;
142
inout           IRDY ;
143
input           IDSEL ;
144
inout           DEVSEL ;
145
inout           TRDY ;
146
inout           STOP ;
147
inout           PAR ;
148
inout           PERR ;
149
output          SERR ;
150
 
151
// WISHBONE system signals
152
input   CLK_I ;
153
input   RST_I ;
154
output  RST_O ;
155
input   INT_I ;
156
output  INT_O ;
157
 
158
// WISHBONE slave interface
159
input   [31:0]  ADR_I ;
160
input   [31:0]  SDAT_I ;
161
output  [31:0]  SDAT_O ;
162
input   [3:0]   SEL_I ;
163
input           CYC_I ;
164
input           STB_I ;
165
input           WE_I  ;
166
input           CAB_I ;
167
output          ACK_O ;
168
output          RTY_O ;
169
output          ERR_O ;
170
 
171
// WISHBONE master interface
172
output  [31:0]  ADR_O ;
173
input   [31:0]  MDAT_I ;
174
output  [31:0]  MDAT_O ;
175
output  [3:0]   SEL_O ;
176
output          CYC_O ;
177
output          STB_O ;
178
output          WE_O  ;
179
output          CAB_O ;
180
input           ACK_I ;
181
input           RTY_I ;
182
input           ERR_I ;
183
 
184 62 mihad
`ifdef PCI_BIST
185
/*-----------------------------------------------------
186
BIST debug chain port signals
187
-----------------------------------------------------*/
188 63 mihad
input   trst ;
189 62 mihad
output  SO ;
190
input   SI ;
191
input   shift_DR ;
192
input   capture_DR ;
193
input   extest ;
194
input   tck ;
195 2 mihad
 
196 62 mihad
`endif
197
 
198 2 mihad
wire    [31:0]  AD_out ;
199
wire    [31:0]  AD_en ;
200
 
201
 
202
wire    [31:0]  AD_in = AD ;
203
 
204
wire    [3:0]   CBE_in = CBE ;
205
wire    [3:0]   CBE_out ;
206
wire    [3:0]   CBE_en ;
207
 
208
 
209
 
210
wire            RST_in = RST ;
211
wire            RST_out ;
212
wire            RST_en ;
213
 
214
wire            INTA_in = INTA ;
215
wire            INTA_en ;
216
wire            INTA_out ;
217
 
218
wire            REQ_en ;
219
wire            REQ_out ;
220
 
221
wire            FRAME_in = FRAME ;
222
wire            FRAME_out ;
223
wire            FRAME_en ;
224
 
225
wire            IRDY_in = IRDY ;
226
wire            IRDY_out ;
227
wire            IRDY_en ;
228
 
229
wire            DEVSEL_in = DEVSEL ;
230
wire            DEVSEL_out ;
231
wire            DEVSEL_en ;
232
 
233
wire            TRDY_in = TRDY ;
234
wire            TRDY_out ;
235
wire            TRDY_en ;
236
 
237
wire            STOP_in = STOP ;
238
wire            STOP_out ;
239
wire            STOP_en ;
240
 
241
wire            PAR_in = PAR ;
242
wire            PAR_out ;
243
wire            PAR_en ;
244
 
245
wire            PERR_in = PERR ;
246
wire            PERR_out ;
247
wire            PERR_en ;
248
 
249
wire            SERR_out ;
250
wire            SERR_en ;
251
 
252
PCI_BRIDGE32 bridge
253
(
254
    // WISHBONE system signals
255
    .CLK_I(CLK_I),
256
    .RST_I(RST_I),
257
    .RST_O(RST_O),
258
    .INT_I(INT_I),
259
    .INT_O(INT_O),
260 21 mihad
 
261 2 mihad
    // WISHBONE slave interface
262
    .ADR_I(ADR_I),
263
    .SDAT_I(SDAT_I),
264
    .SDAT_O(SDAT_O),
265
    .SEL_I(SEL_I),
266
    .CYC_I(CYC_I),
267
    .STB_I(STB_I),
268
    .WE_I(WE_I),
269
    .CAB_I(CAB_I),
270
    .ACK_O(ACK_O),
271
    .RTY_O(RTY_O),
272
    .ERR_O(ERR_O),
273 21 mihad
 
274 2 mihad
    // WISHBONE master interface
275
    .ADR_O(ADR_O),
276
    .MDAT_I(MDAT_I),
277
    .MDAT_O(MDAT_O),
278
    .SEL_O(SEL_O),
279
    .CYC_O(CYC_O),
280
    .STB_O(STB_O),
281
    .WE_O(WE_O),
282
    .CAB_O(CAB_O),
283
    .ACK_I(ACK_I),
284
    .RTY_I(RTY_I),
285
    .ERR_I(ERR_I),
286 21 mihad
 
287 2 mihad
    // pci interface - system pins
288
    .PCI_CLK_IN (CLK),
289
    .PCI_RSTn_IN ( RST_in ),
290
    .PCI_RSTn_OUT ( RST_out ),
291
    .PCI_INTAn_IN ( INTA_in ),
292
    .PCI_INTAn_OUT( INTA_out),
293
    .PCI_RSTn_EN_OUT( RST_en),
294
    .PCI_INTAn_EN_OUT(INTA_en),
295 21 mihad
 
296 2 mihad
    // arbitration pins
297
    .PCI_REQn_OUT( REQ_out ),
298
    .PCI_REQn_EN_OUT ( REQ_en ),
299 21 mihad
 
300 2 mihad
    .PCI_GNTn_IN( GNT ),
301 21 mihad
 
302 2 mihad
    // protocol pins
303
    .PCI_FRAMEn_IN( FRAME_in),
304
    .PCI_FRAMEn_OUT( FRAME_out ),
305
 
306
    .PCI_FRAMEn_EN_OUT( FRAME_en ),
307
    .PCI_IRDYn_EN_OUT ( IRDY_en ),
308
    .PCI_DEVSELn_EN_OUT ( DEVSEL_en ),
309
    .PCI_TRDYn_EN_OUT ( TRDY_en ),
310
    .PCI_STOPn_EN_OUT ( STOP_en ),
311
    .PCI_AD_EN_OUT(AD_en),
312
    .PCI_CBEn_EN_OUT ( CBE_en) ,
313 21 mihad
 
314 2 mihad
    .PCI_IRDYn_IN ( IRDY_in ),
315
    .PCI_IRDYn_OUT ( IRDY_out ),
316 21 mihad
 
317 2 mihad
    .PCI_IDSEL_IN ( IDSEL ),
318 21 mihad
 
319 2 mihad
    .PCI_DEVSELn_IN( DEVSEL_in ),
320
    .PCI_DEVSELn_OUT ( DEVSEL_out ),
321 21 mihad
 
322 2 mihad
    .PCI_TRDYn_IN ( TRDY_in ),
323
    .PCI_TRDYn_OUT ( TRDY_out ),
324 21 mihad
 
325 2 mihad
    .PCI_STOPn_IN( STOP_in ),
326
    .PCI_STOPn_OUT ( STOP_out ),
327 21 mihad
 
328
    // data transfer pins
329 2 mihad
    .PCI_AD_IN(AD_in),
330
    .PCI_AD_OUT (AD_out),
331 21 mihad
 
332 2 mihad
    .PCI_CBEn_IN( CBE_in ),
333
    .PCI_CBEn_OUT ( CBE_out ),
334 21 mihad
 
335 2 mihad
    // parity generation and checking pins
336
    .PCI_PAR_IN ( PAR_in ),
337
    .PCI_PAR_OUT ( PAR_out ),
338
    .PCI_PAR_EN_OUT ( PAR_en ),
339 21 mihad
 
340 2 mihad
    .PCI_PERRn_IN ( PERR_in ),
341
    .PCI_PERRn_OUT ( PERR_out ),
342
    .PCI_PERRn_EN_OUT ( PERR_en ),
343 21 mihad
 
344 2 mihad
    // system error pin
345
    .PCI_SERRn_OUT ( SERR_out ),
346 21 mihad
    .PCI_SERRn_EN_OUT ( SERR_en )
347 62 mihad
 
348
`ifdef PCI_BIST
349
    ,
350 63 mihad
    .trst       (trst),
351 62 mihad
    .SO         (SO),
352
    .SI         (SI),
353
    .shift_DR   (shift_DR),
354
    .capture_DR (capture_DR),
355
    .extest     (extest),
356
    .tck        (tck)
357
`endif
358 2 mihad
);
359 35 mihad
 
360
 
361 21 mihad
// PCI IO buffers instantiation
362
`ifdef ACTIVE_LOW_OE
363 35 mihad
 
364 2 mihad
bufif0 AD_buf0   ( AD[0],  AD_out[0], AD_en[0]) ;
365
bufif0 AD_buf1   ( AD[1],  AD_out[1], AD_en[1]) ;
366
bufif0 AD_buf2   ( AD[2],  AD_out[2], AD_en[2]) ;
367
bufif0 AD_buf3   ( AD[3],  AD_out[3], AD_en[3]) ;
368
bufif0 AD_buf4   ( AD[4],  AD_out[4], AD_en[4]) ;
369
bufif0 AD_buf5   ( AD[5],  AD_out[5], AD_en[5]) ;
370
bufif0 AD_buf6   ( AD[6],  AD_out[6], AD_en[6]) ;
371
bufif0 AD_buf7   ( AD[7],  AD_out[7], AD_en[7]) ;
372
bufif0 AD_buf8   ( AD[8],  AD_out[8], AD_en[8]) ;
373
bufif0 AD_buf9   ( AD[9],  AD_out[9], AD_en[9]) ;
374
bufif0 AD_buf10  ( AD[10], AD_out[10],AD_en[10] ) ;
375
bufif0 AD_buf11  ( AD[11], AD_out[11],AD_en[11] ) ;
376
bufif0 AD_buf12  ( AD[12], AD_out[12],AD_en[12] ) ;
377
bufif0 AD_buf13  ( AD[13], AD_out[13],AD_en[13] ) ;
378
bufif0 AD_buf14  ( AD[14], AD_out[14],AD_en[14] ) ;
379
bufif0 AD_buf15  ( AD[15], AD_out[15],AD_en[15] ) ;
380
bufif0 AD_buf16  ( AD[16], AD_out[16],AD_en[16] ) ;
381
bufif0 AD_buf17  ( AD[17], AD_out[17],AD_en[17] ) ;
382
bufif0 AD_buf18  ( AD[18], AD_out[18],AD_en[18] ) ;
383
bufif0 AD_buf19  ( AD[19], AD_out[19],AD_en[19] ) ;
384
bufif0 AD_buf20  ( AD[20], AD_out[20],AD_en[20] ) ;
385
bufif0 AD_buf21  ( AD[21], AD_out[21],AD_en[21] ) ;
386
bufif0 AD_buf22  ( AD[22], AD_out[22],AD_en[22] ) ;
387
bufif0 AD_buf23  ( AD[23], AD_out[23],AD_en[23] ) ;
388
bufif0 AD_buf24  ( AD[24], AD_out[24],AD_en[24] ) ;
389
bufif0 AD_buf25  ( AD[25], AD_out[25],AD_en[25] ) ;
390
bufif0 AD_buf26  ( AD[26], AD_out[26],AD_en[26] ) ;
391
bufif0 AD_buf27  ( AD[27], AD_out[27],AD_en[27] ) ;
392
bufif0 AD_buf28  ( AD[28], AD_out[28],AD_en[28] ) ;
393
bufif0 AD_buf29  ( AD[29], AD_out[29],AD_en[29] ) ;
394
bufif0 AD_buf30  ( AD[30], AD_out[30],AD_en[30] ) ;
395
bufif0 AD_buf31  ( AD[31], AD_out[31],AD_en[31] ) ;
396
 
397
bufif0 CBE_buf0 ( CBE[0], CBE_out[0], CBE_en[0] ) ;
398
bufif0 CBE_buf1 ( CBE[1], CBE_out[1], CBE_en[1] ) ;
399
bufif0 CBE_buf2 ( CBE[2], CBE_out[2], CBE_en[2] ) ;
400
bufif0 CBE_buf3 ( CBE[3], CBE_out[3], CBE_en[3] ) ;
401 21 mihad
 
402 2 mihad
bufif0 FRAME_buf    ( FRAME, FRAME_out, FRAME_en ) ;
403
bufif0 IRDY_buf     ( IRDY, IRDY_out, IRDY_en ) ;
404
bufif0 DEVSEL_buf   ( DEVSEL, DEVSEL_out, DEVSEL_en ) ;
405
bufif0 TRDY_buf     ( TRDY, TRDY_out, TRDY_en ) ;
406
bufif0 STOP_buf     ( STOP, STOP_out, STOP_en ) ;
407 21 mihad
 
408 2 mihad
bufif0 RST_buf      ( RST, RST_out, RST_en ) ;
409
bufif0 INTA_buf     ( INTA, INTA_out, INTA_en) ;
410
bufif0 REQ_buf      ( REQ, REQ_out, REQ_en ) ;
411
bufif0 PAR_buf      ( PAR, PAR_out, PAR_en ) ;
412
bufif0 PERR_buf     ( PERR, PERR_out, PERR_en ) ;
413
bufif0 SERR_buf     ( SERR, SERR_out, SERR_en ) ;
414
 
415 21 mihad
`else
416 35 mihad
 `ifdef ACTIVE_HIGH_OE
417
 
418 21 mihad
bufif1 AD_buf0   ( AD[0],  AD_out[0], AD_en[0]) ;
419
bufif1 AD_buf1   ( AD[1],  AD_out[1], AD_en[1]) ;
420
bufif1 AD_buf2   ( AD[2],  AD_out[2], AD_en[2]) ;
421
bufif1 AD_buf3   ( AD[3],  AD_out[3], AD_en[3]) ;
422
bufif1 AD_buf4   ( AD[4],  AD_out[4], AD_en[4]) ;
423
bufif1 AD_buf5   ( AD[5],  AD_out[5], AD_en[5]) ;
424
bufif1 AD_buf6   ( AD[6],  AD_out[6], AD_en[6]) ;
425
bufif1 AD_buf7   ( AD[7],  AD_out[7], AD_en[7]) ;
426
bufif1 AD_buf8   ( AD[8],  AD_out[8], AD_en[8]) ;
427
bufif1 AD_buf9   ( AD[9],  AD_out[9], AD_en[9]) ;
428
bufif1 AD_buf10  ( AD[10], AD_out[10],AD_en[10] ) ;
429
bufif1 AD_buf11  ( AD[11], AD_out[11],AD_en[11] ) ;
430
bufif1 AD_buf12  ( AD[12], AD_out[12],AD_en[12] ) ;
431
bufif1 AD_buf13  ( AD[13], AD_out[13],AD_en[13] ) ;
432
bufif1 AD_buf14  ( AD[14], AD_out[14],AD_en[14] ) ;
433
bufif1 AD_buf15  ( AD[15], AD_out[15],AD_en[15] ) ;
434
bufif1 AD_buf16  ( AD[16], AD_out[16],AD_en[16] ) ;
435
bufif1 AD_buf17  ( AD[17], AD_out[17],AD_en[17] ) ;
436
bufif1 AD_buf18  ( AD[18], AD_out[18],AD_en[18] ) ;
437
bufif1 AD_buf19  ( AD[19], AD_out[19],AD_en[19] ) ;
438
bufif1 AD_buf20  ( AD[20], AD_out[20],AD_en[20] ) ;
439
bufif1 AD_buf21  ( AD[21], AD_out[21],AD_en[21] ) ;
440
bufif1 AD_buf22  ( AD[22], AD_out[22],AD_en[22] ) ;
441
bufif1 AD_buf23  ( AD[23], AD_out[23],AD_en[23] ) ;
442
bufif1 AD_buf24  ( AD[24], AD_out[24],AD_en[24] ) ;
443
bufif1 AD_buf25  ( AD[25], AD_out[25],AD_en[25] ) ;
444
bufif1 AD_buf26  ( AD[26], AD_out[26],AD_en[26] ) ;
445
bufif1 AD_buf27  ( AD[27], AD_out[27],AD_en[27] ) ;
446
bufif1 AD_buf28  ( AD[28], AD_out[28],AD_en[28] ) ;
447
bufif1 AD_buf29  ( AD[29], AD_out[29],AD_en[29] ) ;
448
bufif1 AD_buf30  ( AD[30], AD_out[30],AD_en[30] ) ;
449
bufif1 AD_buf31  ( AD[31], AD_out[31],AD_en[31] ) ;
450
 
451
bufif1 CBE_buf0 ( CBE[0], CBE_out[0], CBE_en[0] ) ;
452
bufif1 CBE_buf1 ( CBE[1], CBE_out[1], CBE_en[1] ) ;
453
bufif1 CBE_buf2 ( CBE[2], CBE_out[2], CBE_en[2] ) ;
454
bufif1 CBE_buf3 ( CBE[3], CBE_out[3], CBE_en[3] ) ;
455
 
456
bufif1 FRAME_buf    ( FRAME, FRAME_out, FRAME_en ) ;
457
bufif1 IRDY_buf     ( IRDY, IRDY_out, IRDY_en ) ;
458
bufif1 DEVSEL_buf   ( DEVSEL, DEVSEL_out, DEVSEL_en ) ;
459
bufif1 TRDY_buf     ( TRDY, TRDY_out, TRDY_en ) ;
460
bufif1 STOP_buf     ( STOP, STOP_out, STOP_en ) ;
461
 
462
bufif1 RST_buf      ( RST, RST_out, RST_en ) ;
463
bufif1 INTA_buf     ( INTA, INTA_out, INTA_en) ;
464
bufif1 REQ_buf      ( REQ, REQ_out, REQ_en ) ;
465
bufif1 PAR_buf      ( PAR, PAR_out, PAR_en ) ;
466
bufif1 PERR_buf     ( PERR, PERR_out, PERR_en ) ;
467
bufif1 SERR_buf     ( SERR, SERR_out, SERR_en ) ;
468
`endif
469
`endif
470
 
471
 
472
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.