OpenCores
URL https://opencores.org/ocsvn/pci/pci/trunk

Subversion Repositories pci

[/] [pci/] [tags/] [rel_3/] [rtl/] [verilog/] [top.v] - Blame information for rev 67

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 mihad
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  File name "top.v"                                           ////
4
////                                                              ////
5
////  This file is part of the "PCI bridge" project               ////
6
////  http://www.opencores.org/cores/pci/                         ////
7
////                                                              ////
8
////  Author(s):                                                  ////
9
////      - Miha Dolenc (mihad@opencores.org)                     ////
10
////                                                              ////
11
////  All additional information is avaliable in the README       ////
12
////  file.                                                       ////
13
////                                                              ////
14
////                                                              ////
15
//////////////////////////////////////////////////////////////////////
16
////                                                              ////
17
//// Copyright (C) 2001 Miha Dolenc, mihad@opencores.org          ////
18
////                                                              ////
19
//// This source file may be used and distributed without         ////
20
//// restriction provided that this copyright statement is not    ////
21
//// removed from the file and that any derivative work contains  ////
22
//// the original copyright notice and the associated disclaimer. ////
23
////                                                              ////
24
//// This source file is free software; you can redistribute it   ////
25
//// and/or modify it under the terms of the GNU Lesser General   ////
26
//// Public License as published by the Free Software Foundation; ////
27
//// either version 2.1 of the License, or (at your option) any   ////
28
//// later version.                                               ////
29
////                                                              ////
30
//// This source is distributed in the hope that it will be       ////
31
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
32
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
33
//// PURPOSE.  See the GNU Lesser General Public License for more ////
34
//// details.                                                     ////
35
////                                                              ////
36
//// You should have received a copy of the GNU Lesser General    ////
37
//// Public License along with this source; if not, download it   ////
38
//// from http://www.opencores.org/lgpl.shtml                     ////
39
////                                                              ////
40
//////////////////////////////////////////////////////////////////////
41
//
42
// CVS Revision History
43
//
44
// $Log: not supported by cvs2svn $
45 67 tadejm
// Revision 1.6  2002/10/11 10:09:01  mihad
46
// Added additional testcase and changed rst name in BIST to trst
47
//
48 63 mihad
// Revision 1.5  2002/10/08 17:17:06  mihad
49
// Added BIST signals for RAMs.
50
//
51 62 mihad
// Revision 1.4  2002/03/21 07:36:04  mihad
52
// Files updated with missing includes, resolved some race conditions in test bench
53
//
54 35 mihad
// Revision 1.3  2002/02/01 15:25:13  mihad
55
// Repaired a few bugs, updated specification, added test bench files and design document
56
//
57 21 mihad
// Revision 1.2  2001/10/05 08:14:30  mihad
58
// Updated all files with inclusion of timescale file for simulation purposes.
59
//
60 6 mihad
// Revision 1.1.1.1  2001/10/02 15:33:47  mihad
61
// New project directory structure
62 2 mihad
//
63 6 mihad
//
64 2 mihad
 
65
// This top module is primarly used for testing plain PCI bridge core without any other cores attached.
66
// Other cores can be included in this top module and appropriate changes incorporated for overall design
67 21 mihad
 
68
// synopsys translate_off
69 6 mihad
`include "timescale.v"
70 21 mihad
// synopsys translate_on
71 35 mihad
`include "pci_constants.v"
72 2 mihad
 
73
module TOP
74
(
75
    CLK,
76 21 mihad
    AD,
77
    CBE,
78
    RST,
79 2 mihad
    INTA,
80
    REQ,
81
    GNT,
82
    FRAME,
83
    IRDY,
84
    IDSEL,
85
    DEVSEL,
86
    TRDY,
87
    STOP,
88
    PAR,
89
    PERR,
90
    SERR,
91 21 mihad
 
92 2 mihad
    CLK_I,
93
    RST_I,
94
    RST_O,
95
    INT_I,
96
    INT_O,
97
 
98
    // WISHBONE slave interface
99
    ADR_I,
100
    SDAT_I,
101
    SDAT_O,
102
    SEL_I,
103
    CYC_I,
104
    STB_I,
105
    WE_I,
106
    CAB_I,
107
    ACK_O,
108
    RTY_O,
109
    ERR_O,
110
 
111
    // WISHBONE master interface
112
    ADR_O,
113
    MDAT_I,
114
    MDAT_O,
115
    SEL_O,
116
    CYC_O,
117
    STB_O,
118
    WE_O,
119
    CAB_O,
120
    ACK_I,
121
    RTY_I,
122 21 mihad
    ERR_I
123 62 mihad
 
124
`ifdef PCI_BIST
125
    ,
126
    // debug chain signals
127 67 tadejm
    scanb_rst,      // bist scan reset
128
    scanb_clk,      // bist scan clock
129
    scanb_si,       // bist scan serial in
130
    scanb_so,       // bist scan serial out
131
    scanb_sen       // bist scan shift enable
132 62 mihad
`endif
133 2 mihad
);
134
 
135
input           CLK ;
136
inout   [31:0]  AD ;
137
inout   [3:0]   CBE ;
138
inout           RST ;
139
inout           INTA ;
140
output          REQ ;
141
input           GNT ;
142
inout           FRAME ;
143
inout           IRDY ;
144
input           IDSEL ;
145
inout           DEVSEL ;
146
inout           TRDY ;
147
inout           STOP ;
148
inout           PAR ;
149
inout           PERR ;
150
output          SERR ;
151
 
152
// WISHBONE system signals
153
input   CLK_I ;
154
input   RST_I ;
155
output  RST_O ;
156
input   INT_I ;
157
output  INT_O ;
158
 
159
// WISHBONE slave interface
160
input   [31:0]  ADR_I ;
161
input   [31:0]  SDAT_I ;
162
output  [31:0]  SDAT_O ;
163
input   [3:0]   SEL_I ;
164
input           CYC_I ;
165
input           STB_I ;
166
input           WE_I  ;
167
input           CAB_I ;
168
output          ACK_O ;
169
output          RTY_O ;
170
output          ERR_O ;
171
 
172
// WISHBONE master interface
173
output  [31:0]  ADR_O ;
174
input   [31:0]  MDAT_I ;
175
output  [31:0]  MDAT_O ;
176
output  [3:0]   SEL_O ;
177
output          CYC_O ;
178
output          STB_O ;
179
output          WE_O  ;
180
output          CAB_O ;
181
input           ACK_I ;
182
input           RTY_I ;
183
input           ERR_I ;
184
 
185 62 mihad
`ifdef PCI_BIST
186
/*-----------------------------------------------------
187
BIST debug chain port signals
188
-----------------------------------------------------*/
189 67 tadejm
input   scanb_rst;      // bist scan reset
190
input   scanb_clk;      // bist scan clock
191
input   scanb_si;       // bist scan serial in
192
output  scanb_so;       // bist scan serial out
193
input   scanb_sen;      // bist scan shift enable
194 62 mihad
`endif
195
 
196 2 mihad
wire    [31:0]  AD_out ;
197
wire    [31:0]  AD_en ;
198
 
199
 
200
wire    [31:0]  AD_in = AD ;
201
 
202
wire    [3:0]   CBE_in = CBE ;
203
wire    [3:0]   CBE_out ;
204
wire    [3:0]   CBE_en ;
205
 
206
 
207
 
208
wire            RST_in = RST ;
209
wire            RST_out ;
210
wire            RST_en ;
211
 
212
wire            INTA_in = INTA ;
213
wire            INTA_en ;
214
wire            INTA_out ;
215
 
216
wire            REQ_en ;
217
wire            REQ_out ;
218
 
219
wire            FRAME_in = FRAME ;
220
wire            FRAME_out ;
221
wire            FRAME_en ;
222
 
223
wire            IRDY_in = IRDY ;
224
wire            IRDY_out ;
225
wire            IRDY_en ;
226
 
227
wire            DEVSEL_in = DEVSEL ;
228
wire            DEVSEL_out ;
229
wire            DEVSEL_en ;
230
 
231
wire            TRDY_in = TRDY ;
232
wire            TRDY_out ;
233
wire            TRDY_en ;
234
 
235
wire            STOP_in = STOP ;
236
wire            STOP_out ;
237
wire            STOP_en ;
238
 
239
wire            PAR_in = PAR ;
240
wire            PAR_out ;
241
wire            PAR_en ;
242
 
243
wire            PERR_in = PERR ;
244
wire            PERR_out ;
245
wire            PERR_en ;
246
 
247
wire            SERR_out ;
248
wire            SERR_en ;
249
 
250
PCI_BRIDGE32 bridge
251
(
252
    // WISHBONE system signals
253
    .CLK_I(CLK_I),
254
    .RST_I(RST_I),
255
    .RST_O(RST_O),
256
    .INT_I(INT_I),
257
    .INT_O(INT_O),
258 21 mihad
 
259 2 mihad
    // WISHBONE slave interface
260
    .ADR_I(ADR_I),
261
    .SDAT_I(SDAT_I),
262
    .SDAT_O(SDAT_O),
263
    .SEL_I(SEL_I),
264
    .CYC_I(CYC_I),
265
    .STB_I(STB_I),
266
    .WE_I(WE_I),
267
    .CAB_I(CAB_I),
268
    .ACK_O(ACK_O),
269
    .RTY_O(RTY_O),
270
    .ERR_O(ERR_O),
271 21 mihad
 
272 2 mihad
    // WISHBONE master interface
273
    .ADR_O(ADR_O),
274
    .MDAT_I(MDAT_I),
275
    .MDAT_O(MDAT_O),
276
    .SEL_O(SEL_O),
277
    .CYC_O(CYC_O),
278
    .STB_O(STB_O),
279
    .WE_O(WE_O),
280
    .CAB_O(CAB_O),
281
    .ACK_I(ACK_I),
282
    .RTY_I(RTY_I),
283
    .ERR_I(ERR_I),
284 21 mihad
 
285 2 mihad
    // pci interface - system pins
286
    .PCI_CLK_IN (CLK),
287
    .PCI_RSTn_IN ( RST_in ),
288
    .PCI_RSTn_OUT ( RST_out ),
289
    .PCI_INTAn_IN ( INTA_in ),
290
    .PCI_INTAn_OUT( INTA_out),
291
    .PCI_RSTn_EN_OUT( RST_en),
292
    .PCI_INTAn_EN_OUT(INTA_en),
293 21 mihad
 
294 2 mihad
    // arbitration pins
295
    .PCI_REQn_OUT( REQ_out ),
296
    .PCI_REQn_EN_OUT ( REQ_en ),
297 21 mihad
 
298 2 mihad
    .PCI_GNTn_IN( GNT ),
299 21 mihad
 
300 2 mihad
    // protocol pins
301
    .PCI_FRAMEn_IN( FRAME_in),
302
    .PCI_FRAMEn_OUT( FRAME_out ),
303
 
304
    .PCI_FRAMEn_EN_OUT( FRAME_en ),
305
    .PCI_IRDYn_EN_OUT ( IRDY_en ),
306
    .PCI_DEVSELn_EN_OUT ( DEVSEL_en ),
307
    .PCI_TRDYn_EN_OUT ( TRDY_en ),
308
    .PCI_STOPn_EN_OUT ( STOP_en ),
309
    .PCI_AD_EN_OUT(AD_en),
310
    .PCI_CBEn_EN_OUT ( CBE_en) ,
311 21 mihad
 
312 2 mihad
    .PCI_IRDYn_IN ( IRDY_in ),
313
    .PCI_IRDYn_OUT ( IRDY_out ),
314 21 mihad
 
315 2 mihad
    .PCI_IDSEL_IN ( IDSEL ),
316 21 mihad
 
317 2 mihad
    .PCI_DEVSELn_IN( DEVSEL_in ),
318
    .PCI_DEVSELn_OUT ( DEVSEL_out ),
319 21 mihad
 
320 2 mihad
    .PCI_TRDYn_IN ( TRDY_in ),
321
    .PCI_TRDYn_OUT ( TRDY_out ),
322 21 mihad
 
323 2 mihad
    .PCI_STOPn_IN( STOP_in ),
324
    .PCI_STOPn_OUT ( STOP_out ),
325 21 mihad
 
326
    // data transfer pins
327 2 mihad
    .PCI_AD_IN(AD_in),
328
    .PCI_AD_OUT (AD_out),
329 21 mihad
 
330 2 mihad
    .PCI_CBEn_IN( CBE_in ),
331
    .PCI_CBEn_OUT ( CBE_out ),
332 21 mihad
 
333 2 mihad
    // parity generation and checking pins
334
    .PCI_PAR_IN ( PAR_in ),
335
    .PCI_PAR_OUT ( PAR_out ),
336
    .PCI_PAR_EN_OUT ( PAR_en ),
337 21 mihad
 
338 2 mihad
    .PCI_PERRn_IN ( PERR_in ),
339
    .PCI_PERRn_OUT ( PERR_out ),
340
    .PCI_PERRn_EN_OUT ( PERR_en ),
341 21 mihad
 
342 2 mihad
    // system error pin
343
    .PCI_SERRn_OUT ( SERR_out ),
344 21 mihad
    .PCI_SERRn_EN_OUT ( SERR_en )
345 62 mihad
 
346
`ifdef PCI_BIST
347
    ,
348 67 tadejm
    .scanb_rst      (scanb_rst),
349
    .scanb_clk      (scanb_clk),
350
    .scanb_si       (scanb_si),
351
    .scanb_so       (scanb_so),
352
    .scanb_sen      (scanb_sen)
353 62 mihad
`endif
354 2 mihad
);
355 35 mihad
 
356
 
357 21 mihad
// PCI IO buffers instantiation
358
`ifdef ACTIVE_LOW_OE
359 35 mihad
 
360 2 mihad
bufif0 AD_buf0   ( AD[0],  AD_out[0], AD_en[0]) ;
361
bufif0 AD_buf1   ( AD[1],  AD_out[1], AD_en[1]) ;
362
bufif0 AD_buf2   ( AD[2],  AD_out[2], AD_en[2]) ;
363
bufif0 AD_buf3   ( AD[3],  AD_out[3], AD_en[3]) ;
364
bufif0 AD_buf4   ( AD[4],  AD_out[4], AD_en[4]) ;
365
bufif0 AD_buf5   ( AD[5],  AD_out[5], AD_en[5]) ;
366
bufif0 AD_buf6   ( AD[6],  AD_out[6], AD_en[6]) ;
367
bufif0 AD_buf7   ( AD[7],  AD_out[7], AD_en[7]) ;
368
bufif0 AD_buf8   ( AD[8],  AD_out[8], AD_en[8]) ;
369
bufif0 AD_buf9   ( AD[9],  AD_out[9], AD_en[9]) ;
370
bufif0 AD_buf10  ( AD[10], AD_out[10],AD_en[10] ) ;
371
bufif0 AD_buf11  ( AD[11], AD_out[11],AD_en[11] ) ;
372
bufif0 AD_buf12  ( AD[12], AD_out[12],AD_en[12] ) ;
373
bufif0 AD_buf13  ( AD[13], AD_out[13],AD_en[13] ) ;
374
bufif0 AD_buf14  ( AD[14], AD_out[14],AD_en[14] ) ;
375
bufif0 AD_buf15  ( AD[15], AD_out[15],AD_en[15] ) ;
376
bufif0 AD_buf16  ( AD[16], AD_out[16],AD_en[16] ) ;
377
bufif0 AD_buf17  ( AD[17], AD_out[17],AD_en[17] ) ;
378
bufif0 AD_buf18  ( AD[18], AD_out[18],AD_en[18] ) ;
379
bufif0 AD_buf19  ( AD[19], AD_out[19],AD_en[19] ) ;
380
bufif0 AD_buf20  ( AD[20], AD_out[20],AD_en[20] ) ;
381
bufif0 AD_buf21  ( AD[21], AD_out[21],AD_en[21] ) ;
382
bufif0 AD_buf22  ( AD[22], AD_out[22],AD_en[22] ) ;
383
bufif0 AD_buf23  ( AD[23], AD_out[23],AD_en[23] ) ;
384
bufif0 AD_buf24  ( AD[24], AD_out[24],AD_en[24] ) ;
385
bufif0 AD_buf25  ( AD[25], AD_out[25],AD_en[25] ) ;
386
bufif0 AD_buf26  ( AD[26], AD_out[26],AD_en[26] ) ;
387
bufif0 AD_buf27  ( AD[27], AD_out[27],AD_en[27] ) ;
388
bufif0 AD_buf28  ( AD[28], AD_out[28],AD_en[28] ) ;
389
bufif0 AD_buf29  ( AD[29], AD_out[29],AD_en[29] ) ;
390
bufif0 AD_buf30  ( AD[30], AD_out[30],AD_en[30] ) ;
391
bufif0 AD_buf31  ( AD[31], AD_out[31],AD_en[31] ) ;
392
 
393
bufif0 CBE_buf0 ( CBE[0], CBE_out[0], CBE_en[0] ) ;
394
bufif0 CBE_buf1 ( CBE[1], CBE_out[1], CBE_en[1] ) ;
395
bufif0 CBE_buf2 ( CBE[2], CBE_out[2], CBE_en[2] ) ;
396
bufif0 CBE_buf3 ( CBE[3], CBE_out[3], CBE_en[3] ) ;
397 21 mihad
 
398 2 mihad
bufif0 FRAME_buf    ( FRAME, FRAME_out, FRAME_en ) ;
399
bufif0 IRDY_buf     ( IRDY, IRDY_out, IRDY_en ) ;
400
bufif0 DEVSEL_buf   ( DEVSEL, DEVSEL_out, DEVSEL_en ) ;
401
bufif0 TRDY_buf     ( TRDY, TRDY_out, TRDY_en ) ;
402
bufif0 STOP_buf     ( STOP, STOP_out, STOP_en ) ;
403 21 mihad
 
404 2 mihad
bufif0 RST_buf      ( RST, RST_out, RST_en ) ;
405
bufif0 INTA_buf     ( INTA, INTA_out, INTA_en) ;
406
bufif0 REQ_buf      ( REQ, REQ_out, REQ_en ) ;
407
bufif0 PAR_buf      ( PAR, PAR_out, PAR_en ) ;
408
bufif0 PERR_buf     ( PERR, PERR_out, PERR_en ) ;
409
bufif0 SERR_buf     ( SERR, SERR_out, SERR_en ) ;
410
 
411 21 mihad
`else
412 35 mihad
 `ifdef ACTIVE_HIGH_OE
413
 
414 21 mihad
bufif1 AD_buf0   ( AD[0],  AD_out[0], AD_en[0]) ;
415
bufif1 AD_buf1   ( AD[1],  AD_out[1], AD_en[1]) ;
416
bufif1 AD_buf2   ( AD[2],  AD_out[2], AD_en[2]) ;
417
bufif1 AD_buf3   ( AD[3],  AD_out[3], AD_en[3]) ;
418
bufif1 AD_buf4   ( AD[4],  AD_out[4], AD_en[4]) ;
419
bufif1 AD_buf5   ( AD[5],  AD_out[5], AD_en[5]) ;
420
bufif1 AD_buf6   ( AD[6],  AD_out[6], AD_en[6]) ;
421
bufif1 AD_buf7   ( AD[7],  AD_out[7], AD_en[7]) ;
422
bufif1 AD_buf8   ( AD[8],  AD_out[8], AD_en[8]) ;
423
bufif1 AD_buf9   ( AD[9],  AD_out[9], AD_en[9]) ;
424
bufif1 AD_buf10  ( AD[10], AD_out[10],AD_en[10] ) ;
425
bufif1 AD_buf11  ( AD[11], AD_out[11],AD_en[11] ) ;
426
bufif1 AD_buf12  ( AD[12], AD_out[12],AD_en[12] ) ;
427
bufif1 AD_buf13  ( AD[13], AD_out[13],AD_en[13] ) ;
428
bufif1 AD_buf14  ( AD[14], AD_out[14],AD_en[14] ) ;
429
bufif1 AD_buf15  ( AD[15], AD_out[15],AD_en[15] ) ;
430
bufif1 AD_buf16  ( AD[16], AD_out[16],AD_en[16] ) ;
431
bufif1 AD_buf17  ( AD[17], AD_out[17],AD_en[17] ) ;
432
bufif1 AD_buf18  ( AD[18], AD_out[18],AD_en[18] ) ;
433
bufif1 AD_buf19  ( AD[19], AD_out[19],AD_en[19] ) ;
434
bufif1 AD_buf20  ( AD[20], AD_out[20],AD_en[20] ) ;
435
bufif1 AD_buf21  ( AD[21], AD_out[21],AD_en[21] ) ;
436
bufif1 AD_buf22  ( AD[22], AD_out[22],AD_en[22] ) ;
437
bufif1 AD_buf23  ( AD[23], AD_out[23],AD_en[23] ) ;
438
bufif1 AD_buf24  ( AD[24], AD_out[24],AD_en[24] ) ;
439
bufif1 AD_buf25  ( AD[25], AD_out[25],AD_en[25] ) ;
440
bufif1 AD_buf26  ( AD[26], AD_out[26],AD_en[26] ) ;
441
bufif1 AD_buf27  ( AD[27], AD_out[27],AD_en[27] ) ;
442
bufif1 AD_buf28  ( AD[28], AD_out[28],AD_en[28] ) ;
443
bufif1 AD_buf29  ( AD[29], AD_out[29],AD_en[29] ) ;
444
bufif1 AD_buf30  ( AD[30], AD_out[30],AD_en[30] ) ;
445
bufif1 AD_buf31  ( AD[31], AD_out[31],AD_en[31] ) ;
446
 
447
bufif1 CBE_buf0 ( CBE[0], CBE_out[0], CBE_en[0] ) ;
448
bufif1 CBE_buf1 ( CBE[1], CBE_out[1], CBE_en[1] ) ;
449
bufif1 CBE_buf2 ( CBE[2], CBE_out[2], CBE_en[2] ) ;
450
bufif1 CBE_buf3 ( CBE[3], CBE_out[3], CBE_en[3] ) ;
451
 
452
bufif1 FRAME_buf    ( FRAME, FRAME_out, FRAME_en ) ;
453
bufif1 IRDY_buf     ( IRDY, IRDY_out, IRDY_en ) ;
454
bufif1 DEVSEL_buf   ( DEVSEL, DEVSEL_out, DEVSEL_en ) ;
455
bufif1 TRDY_buf     ( TRDY, TRDY_out, TRDY_en ) ;
456
bufif1 STOP_buf     ( STOP, STOP_out, STOP_en ) ;
457
 
458
bufif1 RST_buf      ( RST, RST_out, RST_en ) ;
459
bufif1 INTA_buf     ( INTA, INTA_out, INTA_en) ;
460
bufif1 REQ_buf      ( REQ, REQ_out, REQ_en ) ;
461
bufif1 PAR_buf      ( PAR, PAR_out, PAR_en ) ;
462
bufif1 PERR_buf     ( PERR, PERR_out, PERR_en ) ;
463
bufif1 SERR_buf     ( SERR, SERR_out, SERR_en ) ;
464
`endif
465
`endif
466
 
467
 
468
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.