OpenCores
URL https://opencores.org/ocsvn/pci/pci/trunk

Subversion Repositories pci

[/] [pci/] [tags/] [rel_6/] [rtl/] [verilog/] [pci_user_constants.v] - Blame information for rev 79

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 18 mihad
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  File name "pci_user_constants.v"                            ////
4
////                                                              ////
5
////  This file is part of the "PCI bridge" project               ////
6
////  http://www.opencores.org/cores/pci/                         ////
7
////                                                              ////
8
////  Author(s):                                                  ////
9
////      - Miha Dolenc (mihad@opencores.org)                     ////
10
////      - Tadej Markovic (tadej@opencores.org)                  ////
11
////                                                              ////
12
//////////////////////////////////////////////////////////////////////
13
////                                                              ////
14
//// Copyright (C) 2000 Miha Dolenc, mihad@opencores.org          ////
15
////                                                              ////
16
//// This source file may be used and distributed without         ////
17
//// restriction provided that this copyright statement is not    ////
18
//// removed from the file and that any derivative work contains  ////
19
//// the original copyright notice and the associated disclaimer. ////
20
////                                                              ////
21
//// This source file is free software; you can redistribute it   ////
22
//// and/or modify it under the terms of the GNU Lesser General   ////
23
//// Public License as published by the Free Software Foundation; ////
24
//// either version 2.1 of the License, or (at your option) any   ////
25
//// later version.                                               ////
26
////                                                              ////
27
//// This source is distributed in the hope that it will be       ////
28
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
29
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
30
//// PURPOSE.  See the GNU Lesser General Public License for more ////
31
//// details.                                                     ////
32
////                                                              ////
33
//// You should have received a copy of the GNU Lesser General    ////
34
//// Public License along with this source; if not, download it   ////
35
//// from http://www.opencores.org/lgpl.shtml                     ////
36
////                                                              ////
37
//////////////////////////////////////////////////////////////////////
38
//
39
// CVS Revision History
40
//
41
// $Log: not supported by cvs2svn $
42 79 mihad
// Revision 1.6  2003/01/27 16:51:19  mihad
43
// Old files with wrong names removed.
44
//
45 78 mihad
// Revision 1.5  2003/01/21 16:06:56  mihad
46
// Bug fixes, testcases added.
47
//
48 73 mihad
// Revision 1.4  2002/09/30 17:22:45  mihad
49
// Added support for Virtual Silicon two port RAM. Didn't run regression on it yet!
50
//
51 60 mihad
// Revision 1.3  2002/08/13 11:03:53  mihad
52
// Added a few testcases. Repaired wrong reset value for PCI_AM5 register. Repaired Parity Error Detected bit setting. Changed PCI_AM0 to always enabled(regardles of PCI_AM0 define), if image 0 is used as configuration image
53
//
54 45 mihad
// Revision 1.2  2002/03/05 11:53:47  mihad
55
// Added some testcases, removed un-needed fifo signals
56
//
57 33 mihad
// Revision 1.1  2002/02/01 14:43:31  mihad
58
// *** empty log message ***
59 18 mihad
//
60 33 mihad
//
61 18 mihad
 
62
// Fifo implementation defines:
63
// If FPGA and XILINX are defined, Xilinx's BlockSelectRAM+ is instantiated for Fifo storage.
64
// 16 bit width is used, so 8 bits of address ( 256 ) locations are available. If RAM_DONT_SHARE is not defined (commented out),
65
// then one block RAM is shared between two FIFOs. That means each Fifo can have a maximum address length of 7 - depth of 128 and only 6 block rams are used
66
// If RAM_DONT_SHARE is defined ( not commented out ), then 12 block RAMs are used and each Fifo can have a maximum address length of 8 ( 256 locations )
67
// If FPGA is not defined, then ASIC RAMs are used. Currently there is only one version of ARTISAN RAM supported. User should generate synchronous RAM with
68
// width of 40 and instantiate it in pci_tpram.v. If RAM_DONT_SHARE is defined, then these can be dual port rams ( write port
69
// in one clock domain, read in other ), otherwise it must be two port RAM ( read and write ports in both clock domains ).
70
// If RAM_DONT_SHARE is defined, then all RAM address lengths must be specified accordingly, otherwise there are two relevant lengths - PCI_FIFO_RAM_ADDR_LENGTH and
71
// WB_FIFO_RAM_ADDR_LENGTH.
72
 
73 78 mihad
`define WBW_ADDR_LENGTH 3
74
`define WBR_ADDR_LENGTH 5
75 33 mihad
`define PCIW_ADDR_LENGTH 3
76 18 mihad
`define PCIR_ADDR_LENGTH 3
77
 
78 78 mihad
`define FPGA
79
`define XILINX
80 18 mihad
 
81
//`define WB_RAM_DONT_SHARE
82 78 mihad
`define PCI_RAM_DONT_SHARE
83 18 mihad
 
84
`ifdef FPGA
85
    `ifdef XILINX
86 78 mihad
        `define PCI_FIFO_RAM_ADDR_LENGTH 4      // PCI target unit fifo storage definition
87 18 mihad
        `define WB_FIFO_RAM_ADDR_LENGTH 8       // WB slave unit fifo storage definition
88 78 mihad
        //`define PCI_XILINX_RAMB4
89 18 mihad
        `define WB_XILINX_RAMB4
90 78 mihad
        `define PCI_XILINX_DIST_RAM
91 18 mihad
        //`define WB_XILINX_DIST_RAM
92
    `endif
93
`else
94 33 mihad
    `define PCI_FIFO_RAM_ADDR_LENGTH 4      // PCI target unit fifo storage definition when RAM sharing is used ( both pcir and pciw fifo use same instance of RAM )
95
    `define WB_FIFO_RAM_ADDR_LENGTH 7       // WB slave unit fifo storage definition when RAM sharing is used ( both wbr and wbw fifo use same instance of RAM )
96
//    `define WB_ARTISAN_SDP
97
//    `define PCI_ARTISAN_SDP
98 60 mihad
//    `define PCI_VS_STP
99
//    `define WB_VS_STP
100 18 mihad
`endif
101
 
102
// these two defines allow user to select active high or low output enables on PCI bus signals, depending on
103
// output buffers instantiated. Xilinx FPGAs use active low output enables.
104
`define ACTIVE_LOW_OE
105
//`define ACTIVE_HIGH_OE
106
 
107
// HOST/GUEST implementation selection - see design document and specification for description of each implementation
108
// only one can be defined at same time
109 79 mihad
//`define HOST
110 45 mihad
`define GUEST
111 18 mihad
 
112
// if NO_CNF_IMAGE is commented out, then READ-ONLY access to configuration space is ENABLED:
113
// - ENABLED Read-Only access from WISHBONE for GUEST bridges
114
// - ENABLED Read-Only access from PCI for HOST bridges
115
// with defining NO_CNF_IMAGE, one decoder and one multiplexer are saved
116
`define NO_CNF_IMAGE
117
 
118
// number defined here specifies how many MS bits in PCI address are compared with base address, to decode
119
// accesses. Maximum number allows for minimum image size ( number = 20, image size = 4KB ), minimum number
120
// allows for maximum image size ( number = 1, image size = 2GB ). If you intend on using different sizes of PCI images,
121
// you have to define a number of minimum sized image and enlarge others by specifying different address mask.
122
// smaller the number here, faster the decoder operation
123 78 mihad
`define PCI_NUM_OF_DEC_ADDR_LINES 12
124 18 mihad
 
125
// no. of PCI Target IMAGES
126
// - PCI provides 6 base address registers for image implementation.
127
// PCI_IMAGE1 definition is not required and has no effect, since PCI image 1 is always implemented
128
// If GUEST is defined, PCI Image 0 is also always implemented and is used for configuration space
129
// access.
130
// If HOST is defined and NO_CNF_IMAGE is not, then PCI Image 0 is used for Read Only access to configuration
131
// space. If HOST is defined and NO_CNF_IMAGE is defined, then user can define PCI_IMAGE0 as normal image, and there
132
// is no access to Configuration space possible from PCI bus.
133
// Implementation of all other PCI images is selected by defining PCI_IMAGE2 through PCI_IMAGE5 regardles of HOST
134
// or GUEST implementation.
135
`ifdef HOST
136
    `ifdef NO_CNF_IMAGE
137
        `define PCI_IMAGE0
138
    `endif
139
`endif
140
 
141 78 mihad
//`define PCI_IMAGE2
142
//`define PCI_IMAGE3
143
//`define PCI_IMAGE4
144
//`define PCI_IMAGE5
145 18 mihad
 
146
// initial value for PCI image address masks. Address masks can be defined in enabled state,
147
// to allow device independent software to detect size of image and map base addresses to
148
// memory space. If initial mask for an image is defined as 0, then device independent software
149
// won't detect base address implemented and device dependent software will have to configure
150
// address masks as well as base addresses!
151 78 mihad
`define PCI_AM0 20'hffff_f
152
`define PCI_AM1 20'hffff_f
153 45 mihad
`define PCI_AM2 20'hffff_8
154
`define PCI_AM3 20'hffff_0
155
`define PCI_AM4 20'hfffe_0
156
`define PCI_AM5 20'h0000_0
157 18 mihad
 
158
// initial value for PCI image maping to MEMORY or IO spaces.  If initial define is set to 0,
159
// then IMAGE with that base address points to MEMORY space, othervise it points ti IO space. D
160
// Device independent software sets the base addresses acording to MEMORY or IO maping!
161
`define PCI_BA0_MEM_IO 1'b0 // considered only when PCI_IMAGE0 is used as general PCI-WB image!
162 78 mihad
`define PCI_BA1_MEM_IO 1'b0
163 18 mihad
`define PCI_BA2_MEM_IO 1'b0
164 45 mihad
`define PCI_BA3_MEM_IO 1'b1
165 18 mihad
`define PCI_BA4_MEM_IO 1'b0
166 45 mihad
`define PCI_BA5_MEM_IO 1'b1
167 18 mihad
 
168
// number defined here specifies how many MS bits in WB address are compared with base address, to decode
169
// accesses. Maximum number allows for minimum image size ( number = 20, image size = 4KB ), minimum number
170
// allows for maximum image size ( number = 1, image size = 2GB ). If you intend on using different sizes of WB images,
171
// you have to define a number of minimum sized image and enlarge others by specifying different address mask.
172
// smaller the number here, faster the decoder operation
173 78 mihad
`define WB_NUM_OF_DEC_ADDR_LINES 3
174 18 mihad
 
175
// no. of WISHBONE Slave IMAGES
176
// WB image 0 is always used for access to configuration space. In case configuration space access is not implemented,
177
// ( both GUEST and NO_CNF_IMAGE defined ), then WB image 0 is not implemented. User doesn't need to define image 0.
178
// WB Image 1 is always implemented and user doesnt need to specify its definition
179
// WB images' 2 through 5 implementation by defining each one.
180
//`define WB_IMAGE2
181 78 mihad
//`define WB_IMAGE3
182
//`define WB_IMAGE4
183 18 mihad
//`define WB_IMAGE5
184
 
185
// If this define is commented out, then address translation will not be implemented.
186
// addresses will pass through bridge unchanged, regardles of address translation enable bits.
187
// Address translation also slows down the decoding
188
//`define ADDR_TRAN_IMPL
189
 
190
// decode speed for WISHBONE definition - initial cycle on WISHBONE bus will take 1 WS for FAST, 2 WSs for MEDIUM and 3 WSs for slow.
191
// slower decode speed can be used, to provide enough time for address to be decoded.
192 78 mihad
`define WB_DECODE_FAST
193
//`define WB_DECODE_MEDIUM
194 18 mihad
//`define WB_DECODE_SLOW
195
 
196
// Base address for Configuration space access from WB bus. This value cannot be changed during runtime
197 45 mihad
`define WB_CONFIGURATION_BASE 20'hF300_0
198 18 mihad
 
199
// Turn registered WISHBONE slave outputs on or off
200
// all outputs from WB Slave state machine are registered, if this is defined - WB bus outputs as well as
201
// outputs to internals of the core.
202 33 mihad
//`define REGISTER_WBS_OUTPUTS
203 18 mihad
 
204
/*-----------------------------------------------------------------------------------------------------------
205
Core speed definition - used for simulation and 66MHz Capable bit value in status register indicating 66MHz
206
capable device
207
-----------------------------------------------------------------------------------------------------------*/
208
`define PCI33
209
//`define PCI66
210
 
211
/*-----------------------------------------------------------------------------------------------------------
212
[000h-00Ch] First 4 DWORDs (32-bit) of PCI configuration header - the same regardless of the HEADER type !
213
        Vendor_ID is an ID for a specific vendor defined by PCI_SIG - 2321h does not belong to anyone (e.g.
214
        Xilinx's Vendor_ID is 10EEh and Altera's Vendor_ID is 1172h). Device_ID and Revision_ID should be used
215
        together by application.
216
-----------------------------------------------------------------------------------------------------------*/
217 73 mihad
`define HEADER_VENDOR_ID    16'h1895
218 18 mihad
`define HEADER_DEVICE_ID    16'h0001
219
`define HEADER_REVISION_ID  8'h01
220
 
221
// Turn registered WISHBONE master outputs on or off
222
// all outputs from WB Master state machine are registered, if this is defined - WB bus outputs as well as
223
// outputs to internals of the core.
224 33 mihad
`define REGISTER_WBM_OUTPUTS
225 18 mihad
 
226
// MAX Retry counter value for WISHBONE Master state-machine
227
//      This value is 8-bit because of 8-bit retry counter !!!
228
`define WB_RTY_CNT_MAX                  8'hff

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.