OpenCores
URL https://opencores.org/ocsvn/pci/pci/trunk

Subversion Repositories pci

[/] [pci/] [tags/] [rel_7/] [rtl/] [verilog/] [pci_user_constants.v] - Blame information for rev 45

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 18 mihad
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  File name "pci_user_constants.v"                            ////
4
////                                                              ////
5
////  This file is part of the "PCI bridge" project               ////
6
////  http://www.opencores.org/cores/pci/                         ////
7
////                                                              ////
8
////  Author(s):                                                  ////
9
////      - Miha Dolenc (mihad@opencores.org)                     ////
10
////      - Tadej Markovic (tadej@opencores.org)                  ////
11
////                                                              ////
12
//////////////////////////////////////////////////////////////////////
13
////                                                              ////
14
//// Copyright (C) 2000 Miha Dolenc, mihad@opencores.org          ////
15
////                                                              ////
16
//// This source file may be used and distributed without         ////
17
//// restriction provided that this copyright statement is not    ////
18
//// removed from the file and that any derivative work contains  ////
19
//// the original copyright notice and the associated disclaimer. ////
20
////                                                              ////
21
//// This source file is free software; you can redistribute it   ////
22
//// and/or modify it under the terms of the GNU Lesser General   ////
23
//// Public License as published by the Free Software Foundation; ////
24
//// either version 2.1 of the License, or (at your option) any   ////
25
//// later version.                                               ////
26
////                                                              ////
27
//// This source is distributed in the hope that it will be       ////
28
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
29
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
30
//// PURPOSE.  See the GNU Lesser General Public License for more ////
31
//// details.                                                     ////
32
////                                                              ////
33
//// You should have received a copy of the GNU Lesser General    ////
34
//// Public License along with this source; if not, download it   ////
35
//// from http://www.opencores.org/lgpl.shtml                     ////
36
////                                                              ////
37
//////////////////////////////////////////////////////////////////////
38
//
39
// CVS Revision History
40
//
41
// $Log: not supported by cvs2svn $
42 45 mihad
// Revision 1.2  2002/03/05 11:53:47  mihad
43
// Added some testcases, removed un-needed fifo signals
44
//
45 33 mihad
// Revision 1.1  2002/02/01 14:43:31  mihad
46
// *** empty log message ***
47 18 mihad
//
48 33 mihad
//
49 18 mihad
 
50
// Fifo implementation defines:
51
// If FPGA and XILINX are defined, Xilinx's BlockSelectRAM+ is instantiated for Fifo storage.
52
// 16 bit width is used, so 8 bits of address ( 256 ) locations are available. If RAM_DONT_SHARE is not defined (commented out),
53
// then one block RAM is shared between two FIFOs. That means each Fifo can have a maximum address length of 7 - depth of 128 and only 6 block rams are used
54
// If RAM_DONT_SHARE is defined ( not commented out ), then 12 block RAMs are used and each Fifo can have a maximum address length of 8 ( 256 locations )
55
// If FPGA is not defined, then ASIC RAMs are used. Currently there is only one version of ARTISAN RAM supported. User should generate synchronous RAM with
56
// width of 40 and instantiate it in pci_tpram.v. If RAM_DONT_SHARE is defined, then these can be dual port rams ( write port
57
// in one clock domain, read in other ), otherwise it must be two port RAM ( read and write ports in both clock domains ).
58
// If RAM_DONT_SHARE is defined, then all RAM address lengths must be specified accordingly, otherwise there are two relevant lengths - PCI_FIFO_RAM_ADDR_LENGTH and
59
// WB_FIFO_RAM_ADDR_LENGTH.
60
 
61
`define WBW_ADDR_LENGTH 6
62
`define WBR_ADDR_LENGTH 4
63 33 mihad
`define PCIW_ADDR_LENGTH 3
64 18 mihad
`define PCIR_ADDR_LENGTH 3
65
 
66 33 mihad
//`define FPGA
67
//`define XILINX
68 18 mihad
 
69
//`define WB_RAM_DONT_SHARE
70
//`define PCI_RAM_DONT_SHARE
71
 
72
`ifdef FPGA
73
    `ifdef XILINX
74
        `define PCI_FIFO_RAM_ADDR_LENGTH 8      // PCI target unit fifo storage definition
75
        `define WB_FIFO_RAM_ADDR_LENGTH 8       // WB slave unit fifo storage definition
76
        `define PCI_XILINX_RAMB4
77
        `define WB_XILINX_RAMB4
78
        //`define PCI_XILINX_DIST_RAM
79
        //`define WB_XILINX_DIST_RAM
80
    `endif
81
`else
82 33 mihad
    `define PCI_FIFO_RAM_ADDR_LENGTH 4      // PCI target unit fifo storage definition when RAM sharing is used ( both pcir and pciw fifo use same instance of RAM )
83
    `define WB_FIFO_RAM_ADDR_LENGTH 7       // WB slave unit fifo storage definition when RAM sharing is used ( both wbr and wbw fifo use same instance of RAM )
84
//    `define WB_ARTISAN_SDP
85
//    `define PCI_ARTISAN_SDP
86 18 mihad
`endif
87
 
88
// these two defines allow user to select active high or low output enables on PCI bus signals, depending on
89
// output buffers instantiated. Xilinx FPGAs use active low output enables.
90
`define ACTIVE_LOW_OE
91
//`define ACTIVE_HIGH_OE
92
 
93
// HOST/GUEST implementation selection - see design document and specification for description of each implementation
94
// only one can be defined at same time
95 45 mihad
`define GUEST
96
//`define HOST
97 18 mihad
 
98
// if NO_CNF_IMAGE is commented out, then READ-ONLY access to configuration space is ENABLED:
99
// - ENABLED Read-Only access from WISHBONE for GUEST bridges
100
// - ENABLED Read-Only access from PCI for HOST bridges
101
// with defining NO_CNF_IMAGE, one decoder and one multiplexer are saved
102
`define NO_CNF_IMAGE
103
 
104
// number defined here specifies how many MS bits in PCI address are compared with base address, to decode
105
// accesses. Maximum number allows for minimum image size ( number = 20, image size = 4KB ), minimum number
106
// allows for maximum image size ( number = 1, image size = 2GB ). If you intend on using different sizes of PCI images,
107
// you have to define a number of minimum sized image and enlarge others by specifying different address mask.
108
// smaller the number here, faster the decoder operation
109 45 mihad
`define PCI_NUM_OF_DEC_ADDR_LINES 20
110 18 mihad
 
111
// no. of PCI Target IMAGES
112
// - PCI provides 6 base address registers for image implementation.
113
// PCI_IMAGE1 definition is not required and has no effect, since PCI image 1 is always implemented
114
// If GUEST is defined, PCI Image 0 is also always implemented and is used for configuration space
115
// access.
116
// If HOST is defined and NO_CNF_IMAGE is not, then PCI Image 0 is used for Read Only access to configuration
117
// space. If HOST is defined and NO_CNF_IMAGE is defined, then user can define PCI_IMAGE0 as normal image, and there
118
// is no access to Configuration space possible from PCI bus.
119
// Implementation of all other PCI images is selected by defining PCI_IMAGE2 through PCI_IMAGE5 regardles of HOST
120
// or GUEST implementation.
121
`ifdef HOST
122
    `ifdef NO_CNF_IMAGE
123
        `define PCI_IMAGE0
124
    `endif
125
`endif
126
 
127 45 mihad
`define PCI_IMAGE2
128 18 mihad
`define PCI_IMAGE3
129 45 mihad
`define PCI_IMAGE4
130 18 mihad
`define PCI_IMAGE5
131
 
132
// initial value for PCI image address masks. Address masks can be defined in enabled state,
133
// to allow device independent software to detect size of image and map base addresses to
134
// memory space. If initial mask for an image is defined as 0, then device independent software
135
// won't detect base address implemented and device dependent software will have to configure
136
// address masks as well as base addresses!
137 45 mihad
`define PCI_AM0 20'hffff_e
138
`define PCI_AM1 20'hffff_c
139
`define PCI_AM2 20'hffff_8
140
`define PCI_AM3 20'hffff_0
141
`define PCI_AM4 20'hfffe_0
142
`define PCI_AM5 20'h0000_0
143 18 mihad
 
144
// initial value for PCI image maping to MEMORY or IO spaces.  If initial define is set to 0,
145
// then IMAGE with that base address points to MEMORY space, othervise it points ti IO space. D
146
// Device independent software sets the base addresses acording to MEMORY or IO maping!
147
`define PCI_BA0_MEM_IO 1'b0 // considered only when PCI_IMAGE0 is used as general PCI-WB image!
148 45 mihad
`define PCI_BA1_MEM_IO 1'b1
149 18 mihad
`define PCI_BA2_MEM_IO 1'b0
150 45 mihad
`define PCI_BA3_MEM_IO 1'b1
151 18 mihad
`define PCI_BA4_MEM_IO 1'b0
152 45 mihad
`define PCI_BA5_MEM_IO 1'b1
153 18 mihad
 
154
// number defined here specifies how many MS bits in WB address are compared with base address, to decode
155
// accesses. Maximum number allows for minimum image size ( number = 20, image size = 4KB ), minimum number
156
// allows for maximum image size ( number = 1, image size = 2GB ). If you intend on using different sizes of WB images,
157
// you have to define a number of minimum sized image and enlarge others by specifying different address mask.
158
// smaller the number here, faster the decoder operation
159
`define WB_NUM_OF_DEC_ADDR_LINES 20
160
 
161
// no. of WISHBONE Slave IMAGES
162
// WB image 0 is always used for access to configuration space. In case configuration space access is not implemented,
163
// ( both GUEST and NO_CNF_IMAGE defined ), then WB image 0 is not implemented. User doesn't need to define image 0.
164
// WB Image 1 is always implemented and user doesnt need to specify its definition
165
// WB images' 2 through 5 implementation by defining each one.
166
//`define WB_IMAGE2
167
`define WB_IMAGE3
168
`define WB_IMAGE4
169
//`define WB_IMAGE5
170
 
171
// If this define is commented out, then address translation will not be implemented.
172
// addresses will pass through bridge unchanged, regardles of address translation enable bits.
173
// Address translation also slows down the decoding
174
//`define ADDR_TRAN_IMPL
175
 
176
// decode speed for WISHBONE definition - initial cycle on WISHBONE bus will take 1 WS for FAST, 2 WSs for MEDIUM and 3 WSs for slow.
177
// slower decode speed can be used, to provide enough time for address to be decoded.
178
//`define WB_DECODE_FAST
179
`define WB_DECODE_MEDIUM
180
//`define WB_DECODE_SLOW
181
 
182
// Base address for Configuration space access from WB bus. This value cannot be changed during runtime
183 45 mihad
`define WB_CONFIGURATION_BASE 20'hF300_0
184 18 mihad
 
185
// Turn registered WISHBONE slave outputs on or off
186
// all outputs from WB Slave state machine are registered, if this is defined - WB bus outputs as well as
187
// outputs to internals of the core.
188 33 mihad
//`define REGISTER_WBS_OUTPUTS
189 18 mihad
 
190
/*-----------------------------------------------------------------------------------------------------------
191
Core speed definition - used for simulation and 66MHz Capable bit value in status register indicating 66MHz
192
capable device
193
-----------------------------------------------------------------------------------------------------------*/
194
`define PCI33
195
//`define PCI66
196
 
197
/*-----------------------------------------------------------------------------------------------------------
198
[000h-00Ch] First 4 DWORDs (32-bit) of PCI configuration header - the same regardless of the HEADER type !
199
        Vendor_ID is an ID for a specific vendor defined by PCI_SIG - 2321h does not belong to anyone (e.g.
200
        Xilinx's Vendor_ID is 10EEh and Altera's Vendor_ID is 1172h). Device_ID and Revision_ID should be used
201
        together by application.
202
-----------------------------------------------------------------------------------------------------------*/
203
`define HEADER_VENDOR_ID    16'h2321
204
`define HEADER_DEVICE_ID    16'h0001
205
`define HEADER_REVISION_ID  8'h01
206
 
207
// Turn registered WISHBONE master outputs on or off
208
// all outputs from WB Master state machine are registered, if this is defined - WB bus outputs as well as
209
// outputs to internals of the core.
210 33 mihad
`define REGISTER_WBM_OUTPUTS
211 18 mihad
 
212
// MAX Retry counter value for WISHBONE Master state-machine
213
//      This value is 8-bit because of 8-bit retry counter !!!
214
`define WB_RTY_CNT_MAX                  8'hff

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.