<b><font size=+2 face="Helvetica, Arial" color=#bf0000>Project Name: PCI boardlevel simulation models</font></b><p><font size=+1><b>Specifications</b></font><p><b>MASTER model</b><ul><li>generates PCI compliant signals</li><li>checks Target signal compliance with PCI</li><li>checks data received from Target for correctness</li><li>generates assertion reports if Target signals are not PCI compliant</li></ul><p><b>TARGET model</b><ul><li>generates PCI compliant signals</li><li>checks Master signal compliance with PCI</li><li>checks data received from Master for correctness</li><li>generates assertion reports if Master signals are not PCI compliant</li></ul><p><font size=+1><b>Description</b></font><p> The models are boardlevel simulation models and are useful in the testing phase of the PCI cores design. The models are 32 bit, 33 MHz PCI compliant but are easy upgradable to 64 bit, 66 MHz.<p> The models are free; you can redistribute them and/or modify them under the terms of the GNU General Public License as published by the Free Software Foundation; either version 2 of the License, or (at your option) any later version.<p> The models are distributed in the hope that they will be useful, but WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for more details.<p><font size=+1><b>Current Status:</b></font><ul><li>design is available in VHDL from OpenCores CVS via<a href="http://www.opencores.org/cvsweb.shtml/pci_core/vhdl_behav">cvsweb</a></li><li>documentation will be available in short time </li><li>if needed, easy upgradable to 64 bit, 66 MHz </li></ul><p><font size=+1><b>Author & Maintainer:</b></font><ul><a href="/people/olupas/">Ovidiu Lupas</a></ul><font size=+1><b>Mailing list:</b></font><ul><a href=mailto:pci@opencores.org>pci@opencores.org</a></ul><!--# include virtual="/ssi/ssi_end.shtml" -->