OpenCores
URL https://opencores.org/ocsvn/pci_mini/pci_mini/trunk

Subversion Repositories pci_mini

[/] [pci_mini/] [trunk/] [pci_mini_40_timing_constraints.sdc] - Blame information for rev 10

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 9 buenos
# ----------------------------------------------------
2
# Timing constrains sample for the pci_mini IP-core
3
# ----------------------------------------------------
4
# Synopsys, Inc. constraint file
5
# filename
6
# Written on Wed Apr 13 17:34:51 2011
7
# by Synplify Pro, D-2009.12A Scope Editor
8
#
9
#  The user has to change the signal names here to the
10
#  names used in the application's toplevel file.
11
# ----------------------------------------------------
12
 
13
#
14
# Collections
15
#
16
 
17
#
18
# Clocks
19
#
20
 
21
define_clock   {extPCICLK} -name {extPCICLK}  -freq 33 -clockgroup default_clkgroup_2
22
 
23
 
24
#
25
# Clock to Clock
26
#
27
define_clock_delay  -rise {extPCICLK} -rise {safeclock} -false
28
 
29
#
30
# Inputs/Outputs
31
#
32
define_input_delay               {extPCI_serr}  23.0 -improve 0.00 -route 0.00 -ref {extPCICLK:r}
33
define_input_delay               {extPCI_perr}  23.0 -improve 0.00 -route 0.00 -ref {extPCICLK:r}
34
define_input_delay               {extPCI_idsel}  23.0 -improve 0.00 -route 0.00 -ref {extPCICLK:r}
35
define_input_delay               {extPCI_stop}  23.0 -improve 0.00 -route 0.00 -ref {extPCICLK:r}
36
define_input_delay               {extPCI_devsel}  23.0 -improve 0.00 -route 0.00 -ref {extPCICLK:r}
37
define_input_delay               {extPCI_trdy}  23.0 -improve 0.00 -route 0.00 -ref {extPCICLK:r}
38
define_input_delay               {extPCI_irdy}  23.0 -improve 0.00 -route 0.00 -ref {extPCICLK:r}
39
define_input_delay               {extPCI_frame}  23.0 -improve 0.00 -route 0.00 -ref {extPCICLK:r}
40
define_input_delay               {extPCI_par}  23.0 -improve 0.00 -route 0.00 -ref {extPCICLK:r}
41
define_input_delay               {extPCI_cbe[3:0]}  23.0 -improve 0.00 -route 0.00 -ref {extPCICLK:r}
42
define_input_delay               {extPCI_AD[31:0]}  23.0 -improve 0.00 -route 0.00 -ref {extPCICLK:r}
43
define_output_delay              {extPCI_serr}  22.00 -improve 0.00 -route 0.00 -ref {extPCICLK:r}
44
define_output_delay              {extPCI_perr}  22.00 -improve 0.00 -route 0.00 -ref {extPCICLK:r}
45
define_output_delay              {extPCI_stop}  22.00 -improve 0.00 -route 0.00 -ref {extPCICLK:r}
46
define_output_delay              {extPCI_devsel}  22.00 -improve 0.00 -route 0.00 -ref {extPCICLK:r}
47
define_output_delay              {extPCI_trdy}  22.00 -improve 0.00 -route 0.00 -ref {extPCICLK:r}
48
define_output_delay              {extPCI_par}  22.00 -improve 0.00 -route 0.00 -ref {extPCICLK:r}
49
define_output_delay              {extPCI_AD[31:0]}  22.00 -improve 0.00 -route 0.00 -ref {extPCICLK:r}
50
 
51
 
52
#
53
# Registers
54
#
55
 
56
#
57
# Delay Paths
58
#
59
 
60
#
61
# Attributes
62
#
63
 
64
#
65
# I/O Standards
66
#
67
 
68
#
69
# Compile Points
70
#
71
 
72
#
73
# Other
74
#

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.