OpenCores
URL https://opencores.org/ocsvn/phr/phr/trunk

Subversion Repositories phr

[/] [phr/] [trunk/] [doc/] [eventos/] [PHRposter SASE14/] [latex/] [poster.tex] - Blame information for rev 377

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 363 maximiq
\documentclass[portrait,a0paper,fontscale=0.260]{baposter}
2
 
3
\usepackage [utf8] {inputenc}
4
\usepackage [spanish] {babel}
5
 
6
\usepackage{times}
7
\usepackage{graphicx}
8
\graphicspath{{images/}}
9
 
10
\usepackage{multicol}
11
 
12
%\definecolor{lightBlue}{rgb}{0.834,0.836,0.838}
13
\definecolor{lightBlue}{rgb}{1,1,1}
14
\definecolor{darkBlue}{rgb}{0.055,0.59,1}
15
 
16
%\definecolor{lightBlue}{rgb}{0.55,0.55,0.9}
17
%\definecolor{darkBlue}{rgb}{0.085,0.085,0.312}
18
\definecolor{lightBG}{rgb}{1,1,1}
19
\definecolor{darkBG}{rgb}{0.8,0.8,0.8}
20
 
21
 %%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%
22
 % Save space in lists. Use this after the opening of the list
23
 %%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%
24
 \newcommand{\compresslist}{%
25
 \setlength{\itemsep}{0pt}%
26
 \setlength{\parskip}{0pt}%
27
 \setlength{\parsep}{0pt}%
28
 }
29
 
30 377 maximiq
 
31
\hyphenation{prin-ci-pian-te e-ner-gí-a re-gu-la-da co-ne-xión}
32
 
33 363 maximiq
\begin{document}
34
 
35
\begin{poster}{
36
 grid=false,
37
 columns=6,
38
 % Column spacing
39
 colspacing=0.7em,
40
 % Color style
41
 headerColorOne=cyan!20!white!90!black,
42
 borderColor=black,
43
 % Format of textbox
44
 %textborder=roundedleft,
45
textborder=rectangle,
46
boxColorOne=white,
47
linewidth=1.5pt,
48
 % Format of text header
49
headerborder=open,
50
%headershape=roundedright,
51
headershape=rectangle,
52
headershade=shadeTB,
53
headerColorOne=darkBlue,
54
headerColorTwo=lightBlue,
55
headerfont=\large\sffamily\textbf,
56
headerFontColor=black,
57
background=plain, %shadeTD
58
bgColorOne=lightBG,
59
bgColorTwo=darkBG,
60
%headerheight=0.12\textheight,
61
headerheight=0.17\textheight,  % por el banner de sase
62
eyecatcher=false
63
}
64
{ % Poster eye catcher (top-left logo)
65
 Eye Catcher, empty if option eyecatcher=no
66
}
67
{ %Poster title
68
 \vspace {2.4cm}
69
 
70
 \huge \sffamily Plataforma de Hardware Reconfigurable
71
}
72
{ % poster Authors
73
 \large{\\[0.5ex]
74
 Luis Alberto Guanuco (lguanuco@electronica.frc.utn.edu.ar)\\
75 377 maximiq
 Maximiliano Quinteros (50214@electronica.frc.utn.edu.ar)} \\
76
 Sergio Daniel Olmedo (solmedo@scdt.frc.utn.edu.ar)
77
 
78
 
79 363 maximiq
}
80
{ % University logo (top-right logo)
81
 
82
 
83
 
84
 \begin{tabular}{r}
85
 
86 377 maximiq
\vspace {1.9cm}\\
87 363 maximiq
 
88 377 maximiq
 \includegraphics[height=0.030\textheight]{UTNlogo.pdf} \\
89
%\vspace {0.5cm} \\
90
\\
91
 \includegraphics[height=0.035\textheight]{CUDARlogo.pdf}
92
 
93 363 maximiq
 \end{tabular}
94
}
95
 
96
 
97
%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%
98
%%% Now define the boxes that make up the poster
99
%%%---------------------------------------------------------------------------
100
%%% Each box has a name and can be placed absolutely or relatively.
101
%%% The only inconvenience is that you can only specify a relative position
102
%%% towards an already declared box. So if you have a box attached to the
103
%%% bottom, one to the top and a third one which should be inbetween, you
104
%%% have to specify the top and bottom boxes before you specify the middle
105
%%% box.
106
%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%
107
 
108
%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%
109
  \headerbox{Introducción} {name=contribution,column=0,row=0,span=3}{
110
%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%
111
El proyecto \emph{Plataforma de Hardware Reconfigurable} (PHR) tiene como objetivo principal desarrollar recursos académicos para la difusión y actualización tecnológica relacionados al área digital a través de Dispositivos Lógicos Programables (PLDs).
112
 
113
El desarrollo comprende el diseño de hardware y software que se publican bajo licencias libres.
114
 
115
  }
116
 
117
%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%
118
  \headerbox{Características de la PHR}{name=dos,column=0,below=contribution, span=3}{
119
%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%
120
\begin{description}
121
\compresslist
122
\item [FPGA:] Xilinx Spartan-3A XC3S200A (encapsulado VQG100).
123
\item [Memoria PROM:] Xilinx XCF02S.
124
\item [Voltaje de entrada:] 5V.
125
\item [Relojes:] Un reloj fijo y tres seleccionables:
126
        \begin{description}
127
        \compresslist
128
        \item [Clock 0:] 50 MHz.
129
        \item [Clock 1:] 16 MHz, 1 MHz, 500 kHz y 250 kHz.
130
        \item [Clock 2:] 125 kHz, 62.5 kHz, 31.25 kHz, 15.625 kHz.
131
        \item [Clock 3:] 3.9062 kHz, 1.9531 kHz, 976,56251 Hz.
132
   \end{description}
133
\item [Conectores con E/S de propósito general:] 28 pines en total.
134
\item [Periféricos:] 8 LEDs, 8 llaves (DIP switch), 4 pulsadores, Display de 7 segmentos cuádruple, Puerto serie.
135
 
136
\end{description}
137
}
138
 
139
%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%
140
  \headerbox{Diagrama de bloques}{name=tres,column=3,row=0,span=3}{
141
%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%
142
 
143
\begin{center}
144
\includegraphics[width=0.94\textwidth]{block.pdf}
145
\end{center}
146
 
147
}
148
 
149
 
150
 %%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%
151
   \headerbox{Placas del proyecto}{name=diez,column=0,below=dos,span=4}{
152
 %%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%
153
\begin{center}
154
\includegraphics[height=0.23\textwidth]{phr.png}\hspace{2em}
155
\includegraphics[height=0.25\textwidth]{phr_top.png}
156
\end{center}
157
 
158
    La PHR consiste fundamentalmente en tres módulos
159 377 maximiq
de soporte físico. El módulo principal es la \emph{placa PHR} donde se encuentran el chip FPGA, su memoria de configuración, relojes,
160
interfaces de entradas/salidas y periféricos tales como LEDs, botones, llaves (DIP) y displays de siete
161
segmentos. Los módulos \emph{S3Power} y \emph{OOCDLink} ofrecen alimentación y conectividad con una computadora respectivammente.
162 363 maximiq
 
163
 
164
 
165
\begin{multicols}{2}
166
 
167
\subsection*{Placa S3Power}
168
 
169 377 maximiq
Fue desarrollada por el \emph{Instituto Nacional de Tecnología Industrial} (INTI)  y está disponible libremente[1]. Permite suministrar energía regulada con tres valores de tensión (1.2V, 2.5V y 3.3V).
170
La función la realiza un dispositivo que integra un regulador lineal y controladores para dos fuentes conmutadas.  %Los voltajes utilizados por la FPGA son de 1.2V, 2.5V y 3.3V.inci
171 363 maximiq
 
172
\begin{center}
173
\includegraphics[height=0.247\textwidth]{s3power.png}
174
\end{center}
175
 
176
 
177
\columnbreak
178
 
179
\subsection*{Placa OOCDLink}
180
 
181
\vspace{-0.13cm}
182
 
183
Facilita la comunicación entre una computadora y la placa PHR. Su característica modular, o de circuito separado de la placa PHR principal, hace que su utilización no quede restringida a la FPGA y posibilita la interacción con los multiples dispositivos que soportan JTAG.
184 377 maximiq
El dispositivo central controla mediante una conexión USB protocolos de comunicación serial como JTAG, SPI e I2C.
185 363 maximiq
 
186
\vspace{-0.55cm}
187
 
188
\begin{center}
189
\includegraphics[height=0.25\textwidth]{oocdlink.png}
190
\end{center}
191
 
192
 
193
\end{multicols}
194
 
195
   }
196
 
197
 
198
%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%
199
  \headerbox{Configuración de la FPGA}{name=trece,column=4,below=dos, span=2}{
200
%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%
201
\begin{center}
202 377 maximiq
\includegraphics[width=.86\textwidth]{front-end-raster.png}
203 363 maximiq
\end{center}
204
 
205 377 maximiq
Para transferir el diseño del usuario a la FPGA, PHR se sirve de las funciones de \textbf{xc3sprog} [2], un conjunto de aplicaciones de licencia libre que funciona en linea de comandos y que puede programar varios dispositivos mediante JTAG.
206 363 maximiq
No obstante su funcionalidad, xc3sprog puede resultar no intuitivo para el usuario principiante,
207 377 maximiq
por lo que se ofrece una interfaz gráfica que permite invocar a xc3sprog de una manera muy simple.
208 363 maximiq
 
209
}
210
 
211
 
212
%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%
213
  \headerbox{Información adicional}{name=xtra,column=4,below=trece, span=2}{
214
%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%
215
Toda la información del proyecto, incluyendo manuales y PCBs, se encuentra disponible en forma libre y puede accederse a través del sitio web \textbf{http://opencores.org/project,phr}.
216
 
217
}
218
 
219
%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%
220
  \headerbox{Referencias}{name=ref,column=4,below=xtra, span=2}{
221
%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%
222
[1] \emph{Módulo de alimentación para placas con dispositivos FPGA}, Christian Huy y Diego
223
Brengi, \emph{Instituto Nacional de Tecnología Industrial}.
224
 
225 377 maximiq
[2] http://xc3sprog.sourceforge.net
226 363 maximiq
}
227
 
228
 
229
\end{poster}
230
 
231
\end{document}
232
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.