OpenCores
URL https://opencores.org/ocsvn/phr/phr/trunk

Subversion Repositories phr

[/] [phr/] [trunk/] [doc/] [financiamiento/] [adec/] [informes/] [informe_final/] [informe_final.aux] - Blame information for rev 264

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 99 guanucolui
\relax
2
\catcode`"\active
3
\catcode`<\active
4
\catcode`>\active
5
\@nameuse{es@quoting}
6
\select@language{spanish}
7
\@writefile{toc}{\select@language{spanish}}
8
\@writefile{lof}{\select@language{spanish}}
9
\@writefile{lot}{\select@language{spanish}}
10 181 guanucolui
\@writefile{toc}{\contentsline {section}{\numberline {1}Hardware}{2}}
11
\newlabel{chap:hw}{{1}{2}}
12 105 guanucolui
\@writefile{lof}{\contentsline {figure}{\numberline {1}{\ignorespaces Proceso de dise\IeC {\~n}o de las placas\relax }}{2}}
13 99 guanucolui
\providecommand*\caption@xref[2]{\@setref\relax\@undefined{#1}}
14 105 guanucolui
\newlabel{fig:hw-ciclo}{{1}{2}}
15 181 guanucolui
\@writefile{toc}{\contentsline {subsection}{\numberline {1.1}Plataforma de Hardware Reconfigurable (PHR)}{3}}
16
\newlabel{sec:phr}{{1.1}{3}}
17 105 guanucolui
\@writefile{toc}{\contentsline {subsubsection}{\numberline {1.1.1}Recursos de \textsl  {hardware}}{3}}
18
\newlabel{sec:phr-recursos-hw}{{1.1.1}{3}}
19 181 guanucolui
\@writefile{toc}{\contentsline {subsubsection}{\numberline {1.1.2}Esquem\IeC {\'a}tico}{4}}
20
\newlabel{sec:phr-dia-electrico}{{1.1.2}{4}}
21
\@writefile{toc}{\contentsline {subsubsection}{\numberline {1.1.3}\textsl  {Printed Circuit Board} (PCB)}{4}}
22
\newlabel{sec:phr-pcb}{{1.1.3}{4}}
23
\@writefile{lof}{\contentsline {figure}{\numberline {2}{\ignorespaces Esquem\IeC {\'a}tico TOP de la placa \emph  {PHR}.\relax }}{5}}
24
\newlabel{fig:phr-sch-top}{{2}{5}}
25
\@writefile{lof}{\contentsline {figure}{\numberline {3}{\ignorespaces Bloque interno al diagrama TOP, denominado ``power'' debido a que contiene la conexi\IeC {\'o}n con la placa \emph  {S3power} y capacitores que evitan interferencias el\IeC {\'e}ctricas.\relax }}{6}}
26
\newlabel{fig:phr-sch-power}{{3}{6}}
27
\@writefile{lof}{\contentsline {figure}{\numberline {4}{\ignorespaces Bloque con todos los perif\IeC {\'e}ricos. Aqu\IeC {\'\i } se observa la ventaja del dise\IeC {\~n}o jerarquizado, pues si se tendr\IeC {\'\i }an todos estos componentes junto a los de la Figura \ref  {fig:phr-sch-top} y \ref  {fig:phr-sch-power}, presentar\IeC {\'\i }a inconvenientes para su entendimiento.\relax }}{7}}
28
\newlabel{fig:phr-sch-ioports}{{4}{7}}
29
\@writefile{lof}{\contentsline {figure}{\numberline {5}{\ignorespaces Distribuci\IeC {\'o}n de los componentes en la placa.\relax }}{8}}
30
\newlabel{fig:phr-pcb-pcbnew-top}{{5}{8}}
31
\@writefile{lof}{\contentsline {figure}{\numberline {6}{\ignorespaces Modelo en 3D de la placa \emph  {PHR} (Perspectiva 1).\relax }}{8}}
32
\newlabel{fig:phr-pcb-3d-1}{{6}{8}}
33
\@writefile{lof}{\contentsline {figure}{\numberline {7}{\ignorespaces Modelo en 3D de la placa \emph  {PHR} (Perspectiva 2).\relax }}{9}}
34
\newlabel{fig:phr-pcb-3d-2}{{7}{9}}
35
\@writefile{lof}{\contentsline {figure}{\numberline {8}{\ignorespaces Fotograf\IeC {\'\i }a de la placa \emph  {PHR} (Perspectiva 1).\relax }}{9}}
36
\newlabel{fig:phr-pcb-foto-1}{{8}{9}}
37
\@writefile{lof}{\contentsline {figure}{\numberline {9}{\ignorespaces Fotograf\IeC {\'\i }a de la placa \emph  {PHR} (Perspectiva 2).\relax }}{10}}
38
\newlabel{fig:phr-pcb-foto-2}{{9}{10}}
39
\@writefile{toc}{\contentsline {subsection}{\numberline {1.2}S3Power}{11}}
40
\newlabel{sec:s3power}{{1.2}{11}}
41
\@writefile{toc}{\contentsline {subsubsection}{\numberline {1.2.1}Esquem\IeC {\'a}tico y PCB}{11}}
42
\newlabel{sec:s3power-sch-pcb}{{1.2.1}{11}}
43
\@writefile{lof}{\contentsline {figure}{\numberline {10}{\ignorespaces Esquem\IeC {\'a}tico de la placa \emph  {S3Power}.\relax }}{11}}
44
\newlabel{fig:s3power-sch}{{10}{11}}
45
\@writefile{lof}{\contentsline {figure}{\numberline {11}{\ignorespaces Distribuci\IeC {\'o}n de los componentes en la placa.\relax }}{12}}
46
\newlabel{fig:s3power-pcb-layers}{{11}{12}}
47
\newlabel{fig:s3power-pcb-3d-1}{{12a}{12}}
48
\newlabel{sub@fig:s3power-pcb-3d-1}{{a}{12}}
49
\newlabel{fig:s3power-pcb-3d-2}{{12b}{12}}
50
\newlabel{sub@fig:s3power-pcb-3d-2}{{b}{12}}
51
\@writefile{lof}{\contentsline {figure}{\numberline {12}{\ignorespaces Modelo en 3D de la placa \emph  {S3Power}.\relax }}{12}}
52
\newlabel{fig:s3power-pcb-3d}{{12}{12}}
53
\newlabel{fig:s3power-foto-1}{{13a}{12}}
54
\newlabel{sub@fig:s3power-foto-1}{{a}{12}}
55
\newlabel{fig:s3power-foto-2}{{13b}{12}}
56
\newlabel{sub@fig:s3power-foto-2}{{b}{12}}
57
\@writefile{lof}{\contentsline {figure}{\numberline {13}{\ignorespaces Fotograf\IeC {\'\i }as de la placa \emph  {S3Power}.\relax }}{12}}
58
\newlabel{fig:s3power-foto}{{13}{12}}
59
\@writefile{toc}{\contentsline {subsection}{\numberline {1.3}OOCDLink}{13}}
60
\newlabel{sec:oocdlink}{{1.3}{13}}
61
\@writefile{toc}{\contentsline {subsubsection}{\numberline {1.3.1}Esquem\IeC {\'a}tico y PCB}{13}}
62
\newlabel{sec:oocdlink-sch-pcb}{{1.3.1}{13}}
63
\@writefile{lof}{\contentsline {figure}{\numberline {14}{\ignorespaces Esquem\IeC {\'a}tico de la placa \emph  {OOCDLink}.\relax }}{13}}
64
\newlabel{fig:oocdlink-sch}{{14}{13}}
65
\@writefile{lof}{\contentsline {figure}{\numberline {15}{\ignorespaces Distribuci\IeC {\'o}n de los componentes en la placa \emph  {OOCDLink}.\relax }}{14}}
66
\newlabel{fig:oocdlik-pcb-layers}{{15}{14}}
67
\newlabel{fig:oocdlink-pcb-3d-1}{{16a}{14}}
68
\newlabel{sub@fig:oocdlink-pcb-3d-1}{{a}{14}}
69
\newlabel{fig:oocdlink-pcb-3d-2}{{16b}{14}}
70
\newlabel{sub@fig:oocdlink-pcb-3d-2}{{b}{14}}
71
\@writefile{lof}{\contentsline {figure}{\numberline {16}{\ignorespaces Modelo en 3D de la placa \emph  {OOCDLink}.\relax }}{14}}
72
\newlabel{fig:oocdlink-pcb-3d}{{16}{14}}
73
\newlabel{fig:oocdlink-foto-1}{{17a}{14}}
74
\newlabel{sub@fig:oocdlink-foto-1}{{a}{14}}
75
\newlabel{fig:oocdlink-foto-2}{{17b}{14}}
76
\newlabel{sub@fig:oocdlink-foto-2}{{b}{14}}
77
\@writefile{lof}{\contentsline {figure}{\numberline {17}{\ignorespaces Fotograf\IeC {\'\i }as de la placa \emph  {OOCDLink}.\relax }}{14}}
78
\newlabel{fig:oocdlink-foto}{{17}{14}}
79
\@writefile{toc}{\contentsline {subsection}{\numberline {1.4}Gastos en recursos de \textsl  {hardware}}{15}}
80
\newlabel{sec:hw-gastos}{{1.4}{15}}
81
\@writefile{toc}{\contentsline {subsubsection}{\numberline {1.4.1}Distribuidor de componentes electr\IeC {\'o}nicos}{15}}
82
\newlabel{sec:hw-distribuidor}{{1.4.1}{15}}
83
\@writefile{toc}{\contentsline {subsubsection}{\numberline {1.4.2}Empresas de trasporte}{15}}
84
\newlabel{sec:hw-transporte}{{1.4.2}{15}}
85
\@writefile{toc}{\contentsline {subsubsection}{\numberline {1.4.3}Fabricante de PCB}{15}}
86
\newlabel{sec:hw-fabricacion-pcb}{{1.4.3}{15}}
87
\@writefile{toc}{\contentsline {subsection}{\numberline {1.5}Observaciones}{16}}
88
\newlabel{sec:hw-obs}{{1.5}{16}}
89
\@writefile{toc}{\contentsline {subsubsection}{\numberline {1.5.1}Inconvenientes}{16}}
90
\newlabel{sec:hw-obs-problem}{{1.5.1}{16}}
91
\@writefile{lof}{\contentsline {figure}{\numberline {18}{\ignorespaces Diagrama de Gantt para el desarrollo de la placa \emph  {PHR}.\relax }}{17}}
92
\newlabel{fig:hw-envio-gantt}{{18}{17}}
93
\@writefile{toc}{\contentsline {section}{\numberline {2}Software}{18}}
94
\newlabel{chap:sw}{{2}{18}}
95
\@writefile{toc}{\contentsline {subsection}{\numberline {2.1}Herramientas utilizadas}{18}}
96
\newlabel{sec:herramientas-sw}{{2.1}{18}}
97
\@writefile{toc}{\contentsline {subsection}{\numberline {2.2}Desarrollo de \textsl  {Scripts}}{19}}
98
\newlabel{sec:scripts-sw}{{2.2}{19}}
99
\@writefile{lof}{\contentsline {figure}{\numberline {19}{\ignorespaces Diagrama en bloque de la conexi\IeC {\'o}n entre el \textsl  {Software} y el \textsl  {Hardware}.\relax }}{19}}
100
\newlabel{fig:scripts-diagrama}{{19}{19}}
101
\@writefile{toc}{\contentsline {subsection}{\numberline {2.3}Repositorio del proyecto}{19}}
102
\newlabel{sec:sw-repo}{{2.3}{19}}
103
\@writefile{toc}{\contentsline {subsection}{\numberline {2.4}Observaciones}{19}}
104
\newlabel{sec:sw-obs}{{2.4}{19}}
105
\@writefile{toc}{\contentsline {section}{\numberline {3}Transferencia}{20}}
106
\newlabel{sec:transferencia}{{3}{20}}
107
\@writefile{toc}{\contentsline {section}{\numberline {4}Conclusiones}{20}}
108
\newlabel{chap:conclusiones}{{4}{20}}
109
\@writefile{toc}{\contentsline {section}{\numberline {A}Colaboraci\IeC {\'o}n}{21}}
110
\newlabel{sec:app-participacion}{{A}{21}}
111
\@writefile{toc}{\contentsline {section}{\numberline {B}Agradecimiento}{21}}
112
\newlabel{sec:app-agradecimiento}{{B}{21}}

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.