1 |
2 |
OmarMokhta |
Release 12.3 par M.70d (lin64)
|
2 |
|
|
Copyright (c) 1995-2010 Xilinx, Inc. All rights reserved.
|
3 |
|
|
|
4 |
|
|
omar:: Fri Dec 03 00:08:23 2010
|
5 |
|
|
|
6 |
|
|
par -w -intstyle ise -ol high -t 1 Keyboard_Controller_map.ncd
|
7 |
|
|
Keyboard_Controller.ncd Keyboard_Controller.pcf
|
8 |
|
|
|
9 |
|
|
|
10 |
|
|
Constraints file: Keyboard_Controller.pcf.
|
11 |
|
|
Loading device for application Rf_Device from file '3s200.nph' in environment /home/omar/ISE_DS/ISE/.
|
12 |
|
|
"Keyboard_Controller" is an NCD, version 3.2, device xc3s200, package ft256, speed -5
|
13 |
|
|
|
14 |
|
|
Initializing temperature to 85.000 Celsius. (default - Range: 0.000 to 85.000 Celsius)
|
15 |
|
|
Initializing voltage to 1.140 Volts. (default - Range: 1.140 to 1.260 Volts)
|
16 |
|
|
|
17 |
|
|
INFO:Par:282 - No user timing constraints were detected or you have set the option to ignore timing constraints ("par
|
18 |
|
|
-x"). Place and Route will run in "Performance Evaluation Mode" to automatically improve the performance of all
|
19 |
|
|
internal clocks in this design. Because there are not defined timing requirements, a timing score will not be
|
20 |
|
|
reported in the PAR report in this mode. The PAR timing summary will list the performance achieved for each clock.
|
21 |
|
|
Note: For the fastest runtime, set the effort level to "std". For best performance, set the effort level to "high".
|
22 |
|
|
|
23 |
|
|
Device speed data version: "PRODUCTION 1.39 2010-09-15".
|
24 |
|
|
|
25 |
|
|
|
26 |
|
|
Device Utilization Summary:
|
27 |
|
|
|
28 |
|
|
Number of BUFGMUXs 2 out of 8 25%
|
29 |
|
|
Number of External IOBs 23 out of 173 13%
|
30 |
|
|
Number of LOCed IOBs 22 out of 23 95%
|
31 |
|
|
|
32 |
|
|
Number of Slices 42 out of 1920 2%
|
33 |
|
|
Number of SLICEMs 2 out of 960 1%
|
34 |
|
|
|
35 |
|
|
|
36 |
|
|
|
37 |
|
|
Overall effort level (-ol): High
|
38 |
|
|
Placer effort level (-pl): High
|
39 |
|
|
Placer cost table entry (-t): 1
|
40 |
|
|
Router effort level (-rl): High
|
41 |
|
|
|
42 |
|
|
Starting initial Timing Analysis. REAL time: 1 secs
|
43 |
|
|
Finished initial Timing Analysis. REAL time: 1 secs
|
44 |
|
|
|
45 |
|
|
|
46 |
|
|
Starting Placer
|
47 |
|
|
Total REAL time at the beginning of Placer: 1 secs
|
48 |
|
|
Total CPU time at the beginning of Placer: 1 secs
|
49 |
|
|
|
50 |
|
|
Phase 1.1 Initial Placement Analysis
|
51 |
|
|
Phase 1.1 Initial Placement Analysis (Checksum:b776f53f) REAL time: 1 secs
|
52 |
|
|
|
53 |
|
|
Phase 2.7 Design Feasibility Check
|
54 |
|
|
WARNING:Place:837 - Partially locked IO Bus is found.
|
55 |
|
|
Following components of the bus are not locked:
|
56 |
|
|
Comp: Segments<7>
|
57 |
|
|
|
58 |
|
|
INFO:Place:834 - Only a subset of IOs are locked. Out of 23 IOs, 22 are locked and 1 are not locked. If you would like
|
59 |
|
|
to print the names of these IOs, please set the environment variable XIL_PAR_DESIGN_CHECK_VERBOSE to 1.
|
60 |
|
|
Phase 2.7 Design Feasibility Check (Checksum:b776f53f) REAL time: 1 secs
|
61 |
|
|
|
62 |
|
|
Phase 3.31 Local Placement Optimization
|
63 |
|
|
Phase 3.31 Local Placement Optimization (Checksum:b776f53f) REAL time: 1 secs
|
64 |
|
|
|
65 |
|
|
Phase 4.2 Initial Clock and IO Placement
|
66 |
|
|
...
|
67 |
|
|
......................
|
68 |
|
|
WARNING:Place:1019 - A clock IOB / clock component pair have been found that are not placed at an optimal clock IOB /
|
69 |
|
|
clock site pair. The clock component is placed at site . The IO component is placed
|
70 |
|
|
at site . This will not allow the use of the fast path between the IO and the Clock buffer. This is normally
|
71 |
|
|
an ERROR but the CLOCK_DEDICATED_ROUTE constraint was applied on COMP.PIN allowing your design to continue.
|
72 |
|
|
This constraint disables all clock placer rules related to the specified COMP.PIN. The use of this override is highly
|
73 |
|
|
discouraged as it may lead to very poor timing results. It is recommended that this error condition be corrected in
|
74 |
|
|
the design.
|
75 |
|
|
Phase 4.2 Initial Clock and IO Placement (Checksum:c750f087) REAL time: 5 secs
|
76 |
|
|
|
77 |
|
|
Phase 5.36 Local Placement Optimization
|
78 |
|
|
Phase 5.36 Local Placement Optimization (Checksum:c750f087) REAL time: 5 secs
|
79 |
|
|
|
80 |
|
|
Phase 6.3 Local Placement Optimization
|
81 |
|
|
...
|
82 |
|
|
Phase 6.3 Local Placement Optimization (Checksum:dacaa2e7) REAL time: 5 secs
|
83 |
|
|
|
84 |
|
|
Phase 7.5 Local Placement Optimization
|
85 |
|
|
Phase 7.5 Local Placement Optimization (Checksum:dacaa2e7) REAL time: 5 secs
|
86 |
|
|
|
87 |
|
|
Phase 8.8 Global Placement
|
88 |
|
|
..
|
89 |
|
|
..
|
90 |
|
|
Phase 8.8 Global Placement (Checksum:cd0abfbb) REAL time: 5 secs
|
91 |
|
|
|
92 |
|
|
Phase 9.5 Local Placement Optimization
|
93 |
|
|
Phase 9.5 Local Placement Optimization (Checksum:cd0abfbb) REAL time: 5 secs
|
94 |
|
|
|
95 |
|
|
Phase 10.18 Placement Optimization
|
96 |
|
|
Phase 10.18 Placement Optimization (Checksum:d439aee6) REAL time: 6 secs
|
97 |
|
|
|
98 |
|
|
Phase 11.5 Local Placement Optimization
|
99 |
|
|
Phase 11.5 Local Placement Optimization (Checksum:d439aee6) REAL time: 6 secs
|
100 |
|
|
|
101 |
|
|
Total REAL time to Placer completion: 6 secs
|
102 |
|
|
Total CPU time to Placer completion: 5 secs
|
103 |
|
|
Writing design to file Keyboard_Controller.ncd
|
104 |
|
|
|
105 |
|
|
|
106 |
|
|
|
107 |
|
|
Starting Router
|
108 |
|
|
|
109 |
|
|
|
110 |
|
|
Phase 1 : 237 unrouted; REAL time: 6 secs
|
111 |
|
|
|
112 |
|
|
Phase 2 : 192 unrouted; REAL time: 6 secs
|
113 |
|
|
|
114 |
|
|
Phase 3 : 41 unrouted; REAL time: 6 secs
|
115 |
|
|
|
116 |
|
|
Phase 4 : 52 unrouted; (Par is working to improve performance) REAL time: 6 secs
|
117 |
|
|
|
118 |
|
|
Phase 5 : 0 unrouted; (Par is working to improve performance) REAL time: 6 secs
|
119 |
|
|
|
120 |
|
|
Updating file: Keyboard_Controller.ncd with current fully routed design.
|
121 |
|
|
|
122 |
|
|
Phase 6 : 0 unrouted; (Par is working to improve performance) REAL time: 6 secs
|
123 |
|
|
|
124 |
|
|
Phase 7 : 0 unrouted; (Par is working to improve performance) REAL time: 6 secs
|
125 |
|
|
|
126 |
|
|
Phase 8 : 0 unrouted; (Par is working to improve performance) REAL time: 7 secs
|
127 |
|
|
|
128 |
|
|
Phase 9 : 0 unrouted; (Par is working to improve performance) REAL time: 7 secs
|
129 |
|
|
|
130 |
|
|
Phase 10 : 0 unrouted; (Par is working to improve performance) REAL time: 7 secs
|
131 |
|
|
|
132 |
|
|
Total REAL time to Router completion: 7 secs
|
133 |
|
|
Total CPU time to Router completion: 6 secs
|
134 |
|
|
|
135 |
|
|
Partition Implementation Status
|
136 |
|
|
-------------------------------
|
137 |
|
|
|
138 |
|
|
No Partitions were found in this design.
|
139 |
|
|
|
140 |
|
|
-------------------------------
|
141 |
|
|
|
142 |
|
|
Generating "PAR" statistics.
|
143 |
|
|
|
144 |
|
|
**************************
|
145 |
|
|
Generating Clock Report
|
146 |
|
|
**************************
|
147 |
|
|
|
148 |
|
|
+---------------------+--------------+------+------+------------+-------------+
|
149 |
|
|
| Clock Net | Resource |Locked|Fanout|Net Skew(ns)|Max Delay(ns)|
|
150 |
|
|
+---------------------+--------------+------+------+------------+-------------+
|
151 |
|
|
| Clk_BUFGP | BUFGMUX1| No | 23 | 0.000 | 0.881 |
|
152 |
|
|
+---------------------+--------------+------+------+------------+-------------+
|
153 |
|
|
| Clk2_BUFGP | BUFGMUX0| No | 7 | 0.000 | 0.881 |
|
154 |
|
|
+---------------------+--------------+------+------+------------+-------------+
|
155 |
|
|
|
156 |
|
|
* Net Skew is the difference between the minimum and maximum routing
|
157 |
|
|
only delays for the net. Note this is different from Clock Skew which
|
158 |
|
|
is reported in TRCE timing report. Clock Skew is the difference between
|
159 |
|
|
the minimum and maximum path delays which includes logic delays.
|
160 |
|
|
|
161 |
|
|
Timing Score: 0 (Setup: 0, Hold: 0)
|
162 |
|
|
|
163 |
|
|
Asterisk (*) preceding a constraint indicates it was not met.
|
164 |
|
|
This may be due to a setup or hold violation.
|
165 |
|
|
|
166 |
|
|
----------------------------------------------------------------------------------------------------------
|
167 |
|
|
Constraint | Check | Worst Case | Best Case | Timing | Timing
|
168 |
|
|
| | Slack | Achievable | Errors | Score
|
169 |
|
|
----------------------------------------------------------------------------------------------------------
|
170 |
|
|
Autotimespec constraint for clock net Clk | SETUP | N/A| 3.763ns| N/A| 0
|
171 |
|
|
_BUFGP | HOLD | 0.702ns| | 0| 0
|
172 |
|
|
----------------------------------------------------------------------------------------------------------
|
173 |
|
|
Autotimespec constraint for clock net Clk | SETUP | N/A| 3.314ns| N/A| 0
|
174 |
|
|
2_BUFGP | HOLD | 1.103ns| | 0| 0
|
175 |
|
|
----------------------------------------------------------------------------------------------------------
|
176 |
|
|
|
177 |
|
|
|
178 |
|
|
All constraints were met.
|
179 |
|
|
INFO:Timing:2761 - N/A entries in the Constraints List may indicate that the
|
180 |
|
|
constraint is not analyzed due to the following: No paths covered by this
|
181 |
|
|
constraint; Other constraints intersect with this constraint; or This
|
182 |
|
|
constraint was disabled by a Path Tracing Control. Please run the Timespec
|
183 |
|
|
Interaction Report (TSI) via command line (trce tsi) or Timing Analyzer GUI.
|
184 |
|
|
|
185 |
|
|
|
186 |
|
|
Generating Pad Report.
|
187 |
|
|
|
188 |
|
|
All signals are completely routed.
|
189 |
|
|
|
190 |
|
|
Total REAL time to PAR completion: 7 secs
|
191 |
|
|
Total CPU time to PAR completion: 7 secs
|
192 |
|
|
|
193 |
|
|
Peak Memory Usage: 325 MB
|
194 |
|
|
|
195 |
|
|
Placement: Completed - No errors found.
|
196 |
|
|
Routing: Completed - No errors found.
|
197 |
|
|
|
198 |
|
|
Number of error messages: 0
|
199 |
|
|
Number of warning messages: 2
|
200 |
|
|
Number of info messages: 2
|
201 |
|
|
|
202 |
|
|
Writing design to file Keyboard_Controller.ncd
|
203 |
|
|
|
204 |
|
|
|
205 |
|
|
|
206 |
|
|
PAR done!
|