| 1 |
2 |
OmarMokhta |
Release 12.3 Map M.70d (lin64)
|
| 2 |
|
|
Xilinx Map Application Log File for Design 'Keyboard_Controller'
|
| 3 |
|
|
|
| 4 |
|
|
Design Information
|
| 5 |
|
|
------------------
|
| 6 |
|
|
Command Line : map -intstyle ise -p xc3s200-ft256-5 -cm area -ir off -pr off
|
| 7 |
|
|
-c 100 -o Keyboard_Controller_map.ncd Keyboard_Controller.ngd
|
| 8 |
|
|
Keyboard_Controller.pcf
|
| 9 |
|
|
Target Device : xc3s200
|
| 10 |
|
|
Target Package : ft256
|
| 11 |
|
|
Target Speed : -5
|
| 12 |
|
|
Mapper Version : spartan3 -- $Revision: 1.52 $
|
| 13 |
|
|
Mapped Date : Fri Dec 3 00:08:20 2010
|
| 14 |
|
|
|
| 15 |
|
|
Mapping design into LUTs...
|
| 16 |
|
|
Running directed packing...
|
| 17 |
|
|
Running delay-based LUT packing...
|
| 18 |
|
|
Running related packing...
|
| 19 |
|
|
Updating timing models...
|
| 20 |
|
|
|
| 21 |
|
|
Design Summary
|
| 22 |
|
|
--------------
|
| 23 |
|
|
|
| 24 |
|
|
Design Summary:
|
| 25 |
|
|
Number of errors: 0
|
| 26 |
|
|
Number of warnings: 0
|
| 27 |
|
|
Logic Utilization:
|
| 28 |
|
|
Number of Slice Flip Flops: 58 out of 3,840 1%
|
| 29 |
|
|
Number of 4 input LUTs: 32 out of 3,840 1%
|
| 30 |
|
|
Logic Distribution:
|
| 31 |
|
|
Number of occupied Slices: 42 out of 1,920 2%
|
| 32 |
|
|
Number of Slices containing only related logic: 42 out of 42 100%
|
| 33 |
|
|
Number of Slices containing unrelated logic: 0 out of 42 0%
|
| 34 |
|
|
*See NOTES below for an explanation of the effects of unrelated logic.
|
| 35 |
|
|
Total Number of 4 input LUTs: 51 out of 3,840 1%
|
| 36 |
|
|
Number used as logic: 30
|
| 37 |
|
|
Number used as a route-thru: 19
|
| 38 |
|
|
Number used as Shift registers: 2
|
| 39 |
|
|
|
| 40 |
|
|
The Slice Logic Distribution report is not meaningful if the design is
|
| 41 |
|
|
over-mapped for a non-slice resource or if Placement fails.
|
| 42 |
|
|
|
| 43 |
|
|
Number of bonded IOBs: 23 out of 173 13%
|
| 44 |
|
|
Number of BUFGMUXs: 2 out of 8 25%
|
| 45 |
|
|
|
| 46 |
|
|
Average Fanout of Non-Clock Nets: 2.32
|
| 47 |
|
|
|
| 48 |
|
|
Peak Memory Usage: 336 MB
|
| 49 |
|
|
Total REAL time to MAP completion: 1 secs
|
| 50 |
|
|
Total CPU time to MAP completion: 1 secs
|
| 51 |
|
|
|
| 52 |
|
|
NOTES:
|
| 53 |
|
|
|
| 54 |
|
|
Related logic is defined as being logic that shares connectivity - e.g. two
|
| 55 |
|
|
LUTs are "related" if they share common inputs. When assembling slices,
|
| 56 |
|
|
Map gives priority to combine logic that is related. Doing so results in
|
| 57 |
|
|
the best timing performance.
|
| 58 |
|
|
|
| 59 |
|
|
Unrelated logic shares no connectivity. Map will only begin packing
|
| 60 |
|
|
unrelated logic into a slice once 99% of the slices are occupied through
|
| 61 |
|
|
related logic packing.
|
| 62 |
|
|
|
| 63 |
|
|
Note that once logic distribution reaches the 99% level through related
|
| 64 |
|
|
logic packing, this does not mean the device is completely utilized.
|
| 65 |
|
|
Unrelated logic packing will then begin, continuing until all usable LUTs
|
| 66 |
|
|
and FFs are occupied. Depending on your timing budget, increased levels of
|
| 67 |
|
|
unrelated logic packing may adversely affect the overall timing performance
|
| 68 |
|
|
of your design.
|
| 69 |
|
|
|
| 70 |
|
|
Mapping completed.
|
| 71 |
|
|
See MAP report file "Keyboard_Controller_map.mrp" for details.
|