OpenCores
URL https://opencores.org/ocsvn/pulse_processing_algorithm/pulse_processing_algorithm/trunk

Subversion Repositories pulse_processing_algorithm

[/] [pulse_processing_algorithm/] [async_fifo_16x65.xco] - Blame information for rev 2

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 panda_emc
##############################################################
2
#
3
# Xilinx Core Generator version K.39
4
# Date: Mon Sep 20 11:25:11 2010
5
#
6
##############################################################
7
#
8
#  This file contains the customisation parameters for a
9
#  Xilinx CORE Generator IP GUI. It is strongly recommended
10
#  that you do not manually alter this file as it may cause
11
#  unexpected and unsupported behavior.
12
#
13
##############################################################
14
#
15
# BEGIN Project Options
16
SET addpads = False
17
SET asysymbol = True
18
SET busformat = BusFormatAngleBracketNotRipped
19
SET createndf = False
20
SET designentry = VHDL
21
SET device = xc3s1000
22
SET devicefamily = spartan3
23
SET flowvendor = Foundation_iSE
24
SET formalverification = False
25
SET foundationsym = False
26
SET implementationfiletype = Ngc
27
SET package = fg456
28
SET removerpms = False
29
SET simulationfiles = Behavioral
30
SET speedgrade = -5
31
SET verilogsim = True
32
SET vhdlsim = True
33
# END Project Options
34
# BEGIN Select
35
SELECT Fifo_Generator family Xilinx,_Inc. 4.4
36
# END Select
37
# BEGIN Parameters
38
CSET almost_empty_flag=false
39
CSET almost_full_flag=false
40
CSET component_name=async_fifo_16x65
41
CSET data_count=false
42
CSET data_count_width=4
43
CSET disable_timing_violations=false
44
CSET dout_reset_value=0
45
CSET empty_threshold_assert_value=2
46
CSET empty_threshold_negate_value=3
47
CSET enable_ecc=false
48
CSET enable_int_clk=false
49
CSET fifo_implementation=Independent_Clocks_Block_RAM
50
CSET full_flags_reset_value=0
51
CSET full_threshold_assert_value=13
52
CSET full_threshold_negate_value=12
53
CSET input_data_width=65
54
CSET input_depth=16
55
CSET output_data_width=65
56
CSET output_depth=16
57
CSET overflow_flag=false
58
CSET overflow_sense=Active_High
59
CSET performance_options=Standard_FIFO
60
CSET programmable_empty_type=No_Programmable_Empty_Threshold
61
CSET programmable_full_type=No_Programmable_Full_Threshold
62
CSET read_clock_frequency=1
63
CSET read_data_count=false
64
CSET read_data_count_width=4
65
CSET reset_pin=true
66
CSET reset_type=Asynchronous_Reset
67
CSET underflow_flag=false
68
CSET underflow_sense=Active_High
69
CSET use_dout_reset=true
70
CSET use_embedded_registers=false
71
CSET use_extra_logic=false
72
CSET valid_flag=true
73
CSET valid_sense=Active_High
74
CSET write_acknowledge_flag=false
75
CSET write_acknowledge_sense=Active_High
76
CSET write_clock_frequency=1
77
CSET write_data_count=false
78
CSET write_data_count_width=4
79
# END Parameters
80
GENERATE
81
# CRC: 642c1568
82
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.