1 |
223 |
jguarin200 |
Settings report for cycloneIII_3c25_niosII_video
|
2 |
|
|
Wed Aug 15 10:42:29 2012
|
3 |
|
|
Quartus II Version 11.0 Build 157 04/27/2011 SJ Web Edition
|
4 |
|
|
|
5 |
|
|
|
6 |
|
|
---------------------
|
7 |
|
|
; Table of Contents ;
|
8 |
|
|
---------------------
|
9 |
|
|
1. Legal Notice
|
10 |
|
|
2. Fitter Settings
|
11 |
|
|
|
12 |
|
|
|
13 |
|
|
|
14 |
|
|
----------------
|
15 |
|
|
; Legal Notice ;
|
16 |
|
|
----------------
|
17 |
|
|
Copyright (C) 1991-2011 Altera Corporation
|
18 |
|
|
Your use of Altera Corporation's design tools, logic functions
|
19 |
|
|
and other software and tools, and its AMPP partner logic
|
20 |
|
|
functions, and any output files from any of the foregoing
|
21 |
|
|
(including device programming or simulation files), and any
|
22 |
|
|
associated documentation or information are expressly subject
|
23 |
|
|
to the terms and conditions of the Altera Program License
|
24 |
|
|
Subscription Agreement, Altera MegaCore Function License
|
25 |
|
|
Agreement, or other applicable license agreement, including,
|
26 |
|
|
without limitation, that your use is for the sole purpose of
|
27 |
|
|
programming logic devices manufactured by Altera and sold by
|
28 |
|
|
Altera or its authorized distributors. Please refer to the
|
29 |
|
|
applicable agreement for further details.
|
30 |
|
|
|
31 |
|
|
|
32 |
|
|
|
33 |
|
|
+------------------------------------------------------------------------------------------------------------------------------------------------------------+
|
34 |
|
|
; Fitter Settings ;
|
35 |
|
|
+----------------------------------------------------------------------------+---------------------------------------+---------------------------------------+
|
36 |
|
|
; Option ; Setting ; Default Value ;
|
37 |
|
|
+----------------------------------------------------------------------------+---------------------------------------+---------------------------------------+
|
38 |
|
|
; Device ; EP3C25F324C6 ; ;
|
39 |
|
|
; Maximum processors allowed for parallel compilation ; All ; ;
|
40 |
|
|
; Minimum Core Junction Temperature ; 0 ; ;
|
41 |
|
|
; Maximum Core Junction Temperature ; 85 ; ;
|
42 |
|
|
; Fit Attempts to Skip ; 0 ; 0.0 ;
|
43 |
|
|
; Perform Physical Synthesis for Combinational Logic for Fitting ; On ; Off ;
|
44 |
|
|
; Perform Physical Synthesis for Combinational Logic for Performance ; On ; Off ;
|
45 |
|
|
; Perform Register Duplication for Performance ; On ; Off ;
|
46 |
|
|
; Perform Logic to Memory Mapping for Fitting ; On ; Off ;
|
47 |
|
|
; Perform Register Retiming for Performance ; On ; Off ;
|
48 |
|
|
; Perform Asynchronous Signal Pipelining ; On ; Off ;
|
49 |
|
|
; Fitter Effort ; Standard Fit ; Auto Fit ;
|
50 |
|
|
; Enable Beneficial Skew Optimization ; Off ; On ;
|
51 |
|
|
; Use smart compilation ; Off ; Off ;
|
52 |
|
|
; Enable parallel Assembler and TimeQuest Timing Analyzer during compilation ; On ; On ;
|
53 |
|
|
; Enable compact report table ; Off ; Off ;
|
54 |
|
|
; Use TimeQuest Timing Analyzer ; On ; On ;
|
55 |
|
|
; Auto Merge PLLs ; On ; On ;
|
56 |
|
|
; Router Timing Optimization Level ; Normal ; Normal ;
|
57 |
|
|
; Perform Clocking Topology Analysis During Routing ; Off ; Off ;
|
58 |
|
|
; Placement Effort Multiplier ; 1.0 ; 1.0 ;
|
59 |
|
|
; Router Effort Multiplier ; 1.0 ; 1.0 ;
|
60 |
|
|
; Optimize Hold Timing ; All Paths ; All Paths ;
|
61 |
|
|
; Optimize Multi-Corner Timing ; Off ; Off ;
|
62 |
|
|
; PowerPlay Power Optimization ; Normal compilation ; Normal compilation ;
|
63 |
|
|
; SSN Optimization ; Off ; Off ;
|
64 |
|
|
; Optimize Timing ; Normal compilation ; Normal compilation ;
|
65 |
|
|
; Optimize Timing for ECOs ; Off ; Off ;
|
66 |
|
|
; Regenerate full fit report during ECO compiles ; Off ; Off ;
|
67 |
|
|
; Optimize IOC Register Placement for Timing ; Normal ; Normal ;
|
68 |
|
|
; Limit to One Fitting Attempt ; Off ; Off ;
|
69 |
|
|
; Final Placement Optimizations ; Automatically ; Automatically ;
|
70 |
|
|
; Fitter Aggressive Routability Optimizations ; Automatically ; Automatically ;
|
71 |
|
|
; Fitter Initial Placement Seed ; 1 ; 1 ;
|
72 |
|
|
; PCI I/O ; Off ; Off ;
|
73 |
|
|
; Weak Pull-Up Resistor ; Off ; Off ;
|
74 |
|
|
; Enable Bus-Hold Circuitry ; Off ; Off ;
|
75 |
|
|
; Auto Packed Registers ; Auto ; Auto ;
|
76 |
|
|
; Auto Delay Chains ; On ; On ;
|
77 |
|
|
; Allow Single-ended Buffer for Differential-XSTL Input ; Off ; Off ;
|
78 |
|
|
; Treat Bidirectional Pin as Output Pin ; Off ; Off ;
|
79 |
|
|
; Physical Synthesis Effort Level ; Normal ; Normal ;
|
80 |
|
|
; Logic Cell Insertion - Logic Duplication ; Auto ; Auto ;
|
81 |
|
|
; Auto Register Duplication ; Auto ; Auto ;
|
82 |
|
|
; Auto Global Clock ; On ; On ;
|
83 |
|
|
; Auto Global Register Control Signals ; On ; On ;
|
84 |
|
|
; Reserve all unused pins ; As input tri-stated with weak pull-up ; As input tri-stated with weak pull-up ;
|
85 |
|
|
; Synchronizer Identification ; Off ; Off ;
|
86 |
|
|
; Optimize Design for Metastability ; On ; On ;
|
87 |
|
|
; Force Fitter to Avoid Periphery Placement Warnings ; Off ; Off ;
|
88 |
|
|
; RAM Bit Reservation (Cyclone III) ; Off ; Off ;
|
89 |
|
|
; Enable input tri-state on active configuration pins in user mode ; Off ; Off ;
|
90 |
|
|
+----------------------------------------------------------------------------+---------------------------------------+---------------------------------------+
|
91 |
|
|
|
92 |
|
|
|