OpenCores
URL https://opencores.org/ocsvn/s80186/s80186/trunk

Subversion Repositories s80186

[/] [s80186/] [trunk/] [fpga/] [de0-cv/] [SysPLL.v] - Blame information for rev 2

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 jamieiles
module  SysPLL(
2
 
3
        // interface 'refclk'
4
        input wire refclk,
5
 
6
        // interface 'reset'
7
        input wire rst,
8
 
9
        // interface 'outclk0'
10
        output wire sdr_clk,
11
 
12
        // interface 'outclk1'
13
        output wire sys_clk,
14
 
15
        // interface 'outclk2'
16
        output wire vga_clk,
17
 
18
        output wire pit_clk,
19
 
20
        // interface 'locked'
21
        output wire locked
22
);
23
 
24
        altera_pll #(
25
                .fractional_vco_multiplier("false"),
26
                .reference_clock_frequency("50.0 MHz"),
27
                .operation_mode("normal"),
28
                .number_of_clocks(4),
29
                .output_clock_frequency0("50.000000 MHz"),
30
                .phase_shift0("-1136 ps"),
31
                .duty_cycle0(50),
32
                .output_clock_frequency1("50.000000 MHz"),
33
                .phase_shift1("0 ps"),
34
                .duty_cycle1(50),
35
                .output_clock_frequency2("25.000000 MHz"),
36
                .phase_shift2("0 ps"),
37
                .duty_cycle2(50),
38
                .output_clock_frequency3("1.193058 MHz"),
39
                .phase_shift3("0 ps"),
40
                .duty_cycle3(50),
41
                .output_clock_frequency4("0 MHz"),
42
                .phase_shift4("0 ps"),
43
                .duty_cycle4(50),
44
                .output_clock_frequency5("0 MHz"),
45
                .phase_shift5("0 ps"),
46
                .duty_cycle5(50),
47
                .output_clock_frequency6("0 MHz"),
48
                .phase_shift6("0 ps"),
49
                .duty_cycle6(50),
50
                .output_clock_frequency7("0 MHz"),
51
                .phase_shift7("0 ps"),
52
                .duty_cycle7(50),
53
                .output_clock_frequency8("0 MHz"),
54
                .phase_shift8("0 ps"),
55
                .duty_cycle8(50),
56
                .output_clock_frequency9("0 MHz"),
57
                .phase_shift9("0 ps"),
58
                .duty_cycle9(50),
59
                .output_clock_frequency10("0 MHz"),
60
                .phase_shift10("0 ps"),
61
                .duty_cycle10(50),
62
                .output_clock_frequency11("0 MHz"),
63
                .phase_shift11("0 ps"),
64
                .duty_cycle11(50),
65
                .output_clock_frequency12("0 MHz"),
66
                .phase_shift12("0 ps"),
67
                .duty_cycle12(50),
68
                .output_clock_frequency13("0 MHz"),
69
                .phase_shift13("0 ps"),
70
                .duty_cycle13(50),
71
                .output_clock_frequency14("0 MHz"),
72
                .phase_shift14("0 ps"),
73
                .duty_cycle14(50),
74
                .output_clock_frequency15("0 MHz"),
75
                .phase_shift15("0 ps"),
76
                .duty_cycle15(50),
77
                .output_clock_frequency16("0 MHz"),
78
                .phase_shift16("0 ps"),
79
                .duty_cycle16(50),
80
                .output_clock_frequency17("0 MHz"),
81
                .phase_shift17("0 ps"),
82
                .duty_cycle17(50),
83
                .pll_type("General"),
84
                .pll_subtype("General")
85
        ) altera_pll_i (
86
                .rst    (rst),
87
                .outclk ({pit_clk, vga_clk, sys_clk, sdr_clk}),
88
                .locked (locked),
89
                .fboutclk       ( ),
90
                .fbclk  (1'b0),
91
                .refclk (refclk)
92
        );
93
 
94
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.