OpenCores
URL https://opencores.org/ocsvn/sata_controller_core/sata_controller_core/trunk

Subversion Repositories sata_controller_core

[/] [sata_controller_core/] [trunk/] [sata2_fifo_v1_00_a/] [ucf/] [sata_core.ucf] - Blame information for rev 17

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 ashwin_men
 
2
# SATA Port J11                     #J64 FMC pins
3
Net TXN0_OUT             LOC = AF2;   #A27
4
Net TXP0_OUT             LOC = AF1;   #A26
5
Net RXN0_IN              LOC = AF6;   #A7
6
Net RXP0_IN              LOC = AF5;   #A6
7
 
8
#Net FMC_HPC_DP2_C2M_N    LOC = AF2;   #A27
9
#Net FMC_HPC_DP2_C2M_P    LOC = AF1;   #A26
10
#Net FMC_HPC_DP2_M2C_N    LOC = AF6;   #A7
11
#Net FMC_HPC_DP2_M2C_P    LOC = AF5;   #A6
12
 
13
 
14
# GTX Clock Module constraints
15
#NET REFCLK_PAD_N_IN  LOC=AK5; #FMC_HPC_CLK2_M2C_MGT_C_N
16
#NET REFCLK_PAD_P_IN  LOC=AK6; #FMC_HPC_CLK2_M2C_MGT_C_P
17
 
18
#### Module LEDs_8Bit constraints
19
NET     PLLLKDET_OUT_N          LOC= "AC22" |IOSTANDARD=LVCMOS25;       #LED 0
20
NET     DCMLOCKED_OUT           LOC= "AC24" |IOSTANDARD=LVCMOS25;       #LED 1
21
NET     LINKUP                  LOC= "AE22" |IOSTANDARD=LVCMOS25;       #LED 2
22
 
23
################################## Clock Constraints ##########################
24
 
25
  # Change this to the 150 Mhz GTX reference clock
26
Net CLKIN_150 TNM_NET = sys_clk_pin;
27
TIMESPEC TS_sys_clk_pin = PERIOD sys_clk_pin 200000 kHz;
28
Net CLKIN_150 LOC = J9  ;
29
#Net CLKIN_150 LOC = J9  |  IOSTANDARD=LVDS_25  |  DIFF_TERM = TRUE;
30
#Net CLKIN_N LOC = H9  |  IOSTANDARD=LVDS_25  |  DIFF_TERM = TRUE;
31
 
32
Net reset TIG;
33
Net reset LOC = H10  |  IOSTANDARD=SSTL15  |  PULLUP  |  TIG;
34
 
35
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.