OpenCores
URL https://opencores.org/ocsvn/scarts/scarts/trunk

Subversion Repositories scarts

[/] [scarts/] [trunk/] [processor/] [workspace/] [terasic_de2-115/] [quartus/] [top.sdc] - Blame information for rev 3

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 3 jlechner
#************************************************************
2
# THIS IS A WIZARD-GENERATED FILE.
3
#
4
# Version 10.0 Build 262 08/18/2010 Service Pack 1 SJ Full Version
5
#
6
#************************************************************
7
 
8
# Copyright (C) 1991-2010 Altera Corporation
9
# Your use of Altera Corporation's design tools, logic functions
10
# and other software and tools, and its AMPP partner logic
11
# functions, and any output files from any of the foregoing
12
# (including device programming or simulation files), and any
13
# associated documentation or information are expressly subject
14
# to the terms and conditions of the Altera Program License
15
# Subscription Agreement, Altera MegaCore Function License
16
# Agreement, or other applicable license agreement, including,
17
# without limitation, that your use is for the sole purpose of
18
# programming logic devices manufactured by Altera and sold by
19
# Altera or its authorized distributors.  Please refer to the
20
# applicable agreement for further details.
21
 
22
 
23
 
24
# Clock constraints
25
 
26
create_clock -name "clock" -period 20ns [get_ports {db_clk}] -waveform {0.000ns 10.000ns}
27
 
28
 
29
# Automatically constrain PLL and other generated clocks
30
derive_pll_clocks -create_base_clocks
31
 
32
# Automatically calculate clock uncertainty to jitter and other effects.
33
derive_clock_uncertainty
34
 
35
# tsu/th constraints
36
 
37
# tco constraints
38
 
39
# tpd constraints
40
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.