OpenCores
URL https://opencores.org/ocsvn/scarts/scarts/trunk

Subversion Repositories scarts

[/] [scarts/] [trunk/] [toolchain/] [scarts-binutils/] [binutils-2.19.1/] [cgen/] [cpu/] [mep-core.cpu] - Blame information for rev 6

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 6 jlechner
; Toshiba MeP Media Engine architecture description.  -*- Scheme -*-
2
; Copyright (C) 2001, 2002, 2003, 2004, 2005 Red Hat, Inc.
3
; This file is part of CGEN.
4
; See file COPYING.CGEN for details.
5
 
6
(include "simplify.inc")
7
 
8
(define-pmacro isa-enum ()
9
  (isas mep
10
; begin-isa-enum
11
        ext_core1 ext_cop1_16 ext_cop1_32 ext_cop1_48 ext_cop1_64
12
; end-isa-enum
13
  )
14
)
15
 
16
(define-arch
17
  (name mep)
18
  (comment "Toshiba MeP Media Engine")
19
  (insn-lsb0? #f) ;; work around cgen limitation
20
  (machs mep h1 c5)
21
  isa-enum
22
)
23
 
24
(define-isa
25
  (name mep)
26
  (comment "MeP core instruction set")
27
  (default-insn-word-bitsize 32)
28
  (default-insn-bitsize 32)
29
  (base-insn-bitsize 32)
30
)
31
 
32
; begin-isas
33
(define-isa
34
  (name ext_core1)
35
  (comment "MeP core extension instruction set")
36
  (default-insn-word-bitsize 32)
37
  (default-insn-bitsize 32)
38
  (base-insn-bitsize 32)
39
)
40
 
41
(define-isa
42
  (name ext_cop1_16)
43
  (comment "MeP coprocessor instruction set")
44
  (default-insn-word-bitsize 32)
45
  (default-insn-bitsize 32)
46
  (base-insn-bitsize 32)
47
)
48
 
49
(define-isa
50
  (name ext_cop1_32)
51
  (comment "MeP coprocessor instruction set")
52
  (default-insn-word-bitsize 32)
53
  (default-insn-bitsize 32)
54
  (base-insn-bitsize 32)
55
)
56
 
57
(define-isa
58
  (name ext_cop1_48)
59
  (comment "MeP coprocessor instruction set")
60
  (default-insn-word-bitsize 32)
61
  (default-insn-bitsize 32)
62
  (base-insn-bitsize 32)
63
)
64
 
65
(define-isa
66
  (name ext_cop1_64)
67
  (comment "MeP coprocessor instruction set")
68
  (default-insn-word-bitsize 32)
69
  (default-insn-bitsize 32)
70
  (base-insn-bitsize 32)
71
)
72
 
73
(define-pmacro all-mep-isas () (ISA mep,ext_core1,ext_cop1_16,ext_cop1_32,ext_cop1_48,ext_cop1_64))
74
 
75
(define-pmacro all-mep-core-isas () (ISA mep,ext_core1,ext_cop1_32))
76
 
77
(define-pmacro all-core-isa-list () mep,ext_core1)
78
; end-isas
79
 
80
(define-cpu
81
  (name mepf)
82
  (comment "MeP family")
83
  (endian either)
84
  (insn-chunk-bitsize 16)
85
  (word-bitsize 32)
86
)
87
 
88
(define-mach
89
  (name mep)
90
  (comment "MeP media engine")
91
  (cpu mepf)
92
  isa-enum
93
)
94
 
95
(define-mach
96
  (name h1)
97
  (comment "H1 media engine")
98
  (cpu mepf)
99
  isa-enum
100
)
101
 
102
(define-mach
103
  (name c5)
104
  (comment "C5 media engine")
105
  (cpu mepf)
106
  isa-enum
107
)
108
 
109
(define-model
110
  (name mep)
111
  (comment "MeP media engine processor")
112
  (mach c5) ; mach gets changed by MeP-Integrator
113
 
114
  (unit u-exec "execution unit" ()
115
        1 1 ; issue done
116
        () () () ())
117
 
118
  ; Branch unit
119
  (unit u-branch "Branch Unit" ()
120
 
121
        () ; state
122
        () ; inputs
123
        ((pc)) ; outputs
124
        () ; profile action (default)
125
        )
126
 
127
  ; Multiply unit
128
  (unit u-multiply "Multiply Unit" ()
129
 
130
        () ; state
131
        () ; inputs
132
        () ; outputs
133
        () ; profile action (default)
134
        )
135
 
136
  ; Divide unit
137
  (unit u-divide "Divide Unit" ()
138
 
139
        () ; state
140
        () ; inputs
141
        () ; outputs
142
        () ; profile action (default)
143
        )
144
 
145
  ; Stcb unit
146
  (unit u-stcb "stcb Unit" ()
147
 
148
        () ; state
149
        () ; inputs
150
        () ; outputs
151
        () ; profile action (default)
152
        )
153
 
154
  ; Ldcb unit
155
  (unit u-ldcb "ldcb Unit" ()
156
 
157
        () ; state
158
        () ; inputs
159
        () ; outputs
160
        () ; profile action (default)
161
        )
162
 
163
  ; Load gpr unit
164
  (unit u-load-gpr "Load into GPR Unit" ()
165
 
166
        () ; state
167
        () ; inputs
168
        ((loadreg INT -1)) ; outputs
169
        () ; profile action (default)
170
        )
171
 
172
  (unit u-ldcb-gpr "Ldcb into GPR Unit" ()
173
 
174
        () ; state
175
        () ; inputs
176
        ((loadreg INT -1)) ; outputs
177
        () ; profile action (default)
178
        )
179
 
180
  ; Multiply into GPR unit
181
  (unit u-mul-gpr "Multiply into GPR Unit" ()
182
 
183
        () ; state
184
        () ; inputs
185
        ((resultreg INT -1)) ; outputs
186
        () ; profile action (default)
187
        )
188
 
189
  ; Use gpr unit -- stalls if GPR not ready
190
  (unit u-use-gpr "Use GPR Unit" ()
191
 
192
        () ; state
193
        ((usereg INT -1)) ; inputs
194
        () ; outputs
195
        () ; profile action (default)
196
        )
197
 
198
  ; Use ctrl-reg unit -- stalls if CTRL-REG not ready
199
  (unit u-use-ctrl-reg "Use CTRL-REG Unit" ()
200
 
201
        () ; state
202
        ((usereg INT -1)) ; inputs
203
        () ; outputs
204
        () ; profile action (default)
205
        )
206
 
207
  ; Store ctrl-reg unit -- stalls if CTRL-REG not ready
208
  (unit u-store-ctrl-reg "Store CTRL-REG Unit" ()
209
 
210
        () ; state
211
        () ; inputs
212
        ((storereg INT -1)) ; outputs
213
        () ; profile action (default)
214
        )
215
)
216
 
217
; Hardware elements.
218
 
219
(dnh h-pc "program counter" (PC PROFILE all-mep-isas) (pc) () () ())
220
 
221
(define-hardware
222
  (name h-gpr)
223
  (comment "General purpose registers")
224
  (attrs all-mep-isas CACHE-ADDR PROFILE)
225
  (type register SI (16))
226
  (indices keyword "$"
227
           (("0" 0) ("1" 1) ("2" 2) ("3" 3) ("4" 4) ("5" 5)
228
            ("6" 6) ("7" 7) ("8" 8) ("9" 9) ("10" 10) ("11" 11)
229
            ; "$8" is the preferred name for register 8, but "$tp", "$gp"
230
            ; and "$sp" are preferred for their respective registers.
231
            (fp  8) (tp 13) (gp 14) (sp 15)
232
            ("12" 12) ("13" 13) ("14" 14) ("15" 15)))
233
)
234
 
235
(define-hardware
236
  (name h-csr)
237
  (comment "Control/special registers")
238
  (attrs all-mep-isas PROFILE)
239
  (type register SI (32))
240
  (indices keyword "$"
241
           ((pc 0)   (lp 1)   (sar 2)   (rpb  4) (rpe 5)   (rpc 6)
242
            (hi 7)   (lo 8)   (mb0 12)  (me0 13) (mb1 14)  (me1 15)
243
            (psw 16) (id 17)  (tmp 18)  (epc 19) (exc 20)  (cfg 21)
244
            (npc 23) (dbg 24) (depc 25) (opt 26) (rcfg 27) (ccfg 28)
245
; begin-extra-csr-registers
246
            (vid 22)
247
; end-extra-csr-registers
248
  ))
249
  (get (index) (c-call SI "cgen_get_csr_value" index))
250
  (set (index newval) (c-call VOID "cgen_set_csr_value" index newval))
251
)
252
 
253
(define-pmacro (-reg-pair n) ((.sym n) n))
254
(define-hardware
255
  (name h-cr64)
256
  (comment "64-bit coprocessor registers")
257
  (attrs all-mep-isas)
258
  ; This assumes that the data path of the co-pro is 64 bits.
259
  (type register DI (32))
260
  (indices keyword "$c" (.map -reg-pair (.iota 32)))
261
  (set (index newval) (c-call VOID "h_cr64_queue_set" index newval))
262
)
263
(define-hardware
264
  (name h-cr64-w)
265
  (comment "64-bit coprocessor registers, pending writes")
266
  (attrs all-mep-isas)
267
  ; This assumes that the data path of the co-pro is 64 bits.
268
  (type register DI (32))
269
)
270
 
271
(define-hardware
272
  (name h-cr)
273
  (comment "32-bit coprocessor registers")
274
  (attrs all-mep-isas VIRTUAL)
275
  (type register SI (32))
276
  (indices keyword "$c" (.map -reg-pair (.iota 32)))
277
  (set (index newval) (c-call VOID "h_cr64_set" index (ext DI newval)))
278
  (get (index) (trunc SI (c-call DI "h_cr64_get" index)))
279
)
280
 
281
;; Given a coprocessor control register number N, expand to a
282
;; name/index pair: ($ccrN N)
283
(define-pmacro (-ccr-reg-pair n) ((.sym "$ccr" n) n))
284
 
285
(define-hardware
286
  (name h-ccr)
287
  (comment "Coprocessor control registers")
288
  (attrs all-mep-isas)
289
  (type register SI (64))
290
  (indices keyword "" (.map -ccr-reg-pair (.iota 64)))
291
  (set (index newval) (c-call VOID "h_ccr_queue_set" index newval))
292
)
293
(define-hardware
294
  (name h-ccr-w)
295
  (comment "Coprocessor control registers, pending writes")
296
  (attrs all-mep-isas)
297
  (type register SI (64))
298
)
299
 
300
 
301
; Instruction fields.  Bit numbering reversed.
302
 
303
; Conventions:
304
;
305
; N = number of bits in value
306
; A = alignment (2 or 4, omit for 1)
307
; B = leftmost (i.e. closest to zero) bit position
308
;
309
; -- Generic Fields (f-*) --
310
; N             number of bits in *value* (1-24)
311
; [us]          signed vs unsigned
312
; B             position of left-most bit (4-16)
313
; aA            opt. alignment (2=drop 1 lsb, 4=drop 2 lsbs, etc)
314
; n             opt. for noncontiguous fields
315
; f-foo-{hi,lo} msb/lsb parts of field f-foo
316
;
317
; -- Operands --
318
; pcrelNaA      PC-relative branch target (signed)
319
; pcabsNaA      Absolute branch target (unsigned)
320
;
321
; [us]dispNaA   [un]signed displacement
322
; [us]immN      [un]signed immediate value
323
; addrNaA       absolute address (unsigned)
324
;
325
; Additional prefixes may be used for special cases.
326
 
327
(dnf f-major   "major opcode"            (all-mep-core-isas)    0  4)
328
 
329
(dnf f-rn      "register n"              (all-mep-core-isas)    4  4)
330
(dnf f-rn3     "register 0-7"            (all-mep-core-isas)    5  3)
331
(dnf f-rm      "register m"              (all-mep-core-isas)    8  4)
332
(dnf f-rl      "register l"              (all-mep-core-isas)   12  4)
333
(dnf f-sub2    "sub opcode (2 bits)"     (all-mep-core-isas)   14  2)
334
(dnf f-sub3    "sub opcode (3 bits)"     (all-mep-core-isas)   13  3)
335
(dnf f-sub4    "sub opcode (4 bits)"     (all-mep-core-isas)   12  4)
336
(dnf f-ext     "extended field"          (all-mep-core-isas)   16  8)
337
(dnf f-ext4    "extended field 16:4"     (all-mep-core-isas)   16  4)
338
(dnf f-ext62   "extended field 20:2"     (all-mep-core-isas)   20  2)
339
(dnf f-crn     "copro register n"        (all-mep-core-isas)    4  4)
340
 
341
(df f-csrn-hi "cr hi 1u15" (all-mep-core-isas) 15 1 UINT #f #f)
342
(df f-csrn-lo "cr lo 4u8"  (all-mep-core-isas)  8 4 UINT #f #f)
343
(define-multi-ifield
344
  (name f-csrn)
345
  (comment "control reg")
346
  (attrs all-mep-core-isas)
347
  (mode UINT)
348
  (subfields f-csrn-hi f-csrn-lo)
349
  (insert (sequence ()
350
                    (set (ifield f-csrn-lo) (and (ifield f-csrn) #xf))
351
                    (set (ifield f-csrn-hi) (srl (ifield f-csrn) 4))))
352
  (extract (set (ifield f-csrn)
353
                (or (sll (ifield f-csrn-hi) 4) (ifield f-csrn-lo))))
354
  )
355
 
356
(df f-crnx-hi "crx hi 1u28" (all-mep-core-isas) 28 1 UINT #f #f)
357
(df f-crnx-lo "crx lo 4u4"  (all-mep-core-isas)  4 4 UINT #f #f)
358
(define-multi-ifield
359
  (name f-crnx)
360
  (comment "copro register n (0-31)")
361
  (attrs all-mep-core-isas)
362
  (mode UINT)
363
  (subfields f-crnx-hi f-crnx-lo)
364
  (insert (sequence ()
365
                    (set (ifield f-crnx-lo) (and (ifield f-crnx) #xf))
366
                    (set (ifield f-crnx-hi) (srl (ifield f-crnx) 4))))
367
  (extract (set (ifield f-crnx)
368
                (or (sll (ifield f-crnx-hi) 4) (ifield f-crnx-lo))))
369
  )
370
 
371
; Miscellaneous fields.
372
 
373
(define-pmacro (dnfb n)
374
  (dnf (.sym f- n) (.str "bit " n) (all-mep-isas) n 1))
375
 
376
; Define small fields used throughout the instruction set description.
377
; Each field (eg. `f-N') is at single bit field at position N.
378
 
379
(dnfb  0)
380
(dnfb  1)
381
(dnfb  2)
382
(dnfb  3)
383
(dnfb  4)
384
(dnfb  5)
385
(dnfb  6)
386
(dnfb  7)
387
(dnfb  8)
388
(dnfb  9)
389
(dnfb  10)
390
(dnfb  11)
391
(dnfb  12)
392
(dnfb  13)
393
(dnfb  14)
394
(dnfb  15)
395
(dnfb  16)
396
(dnfb  17)
397
(dnfb  18)
398
(dnfb  19)
399
(dnfb  20)
400
(dnfb  21)
401
(dnfb  22)
402
(dnfb  23)
403
(dnfb  24)
404
(dnfb  25)
405
(dnfb  26)
406
(dnfb  27)
407
(dnfb  28)
408
(dnfb  29)
409
(dnfb  30)
410
(dnfb  31)
411
 
412
; Branch/Jump target addresses
413
 
414
(df f-8s8a2 "pc-rel addr (8 bits)"    (all-mep-core-isas PCREL-ADDR)  8  7 INT
415
    ((value pc) (sra SI (sub SI value    pc) 1))
416
    ((value pc) (add SI (sll SI value 1) pc)))
417
 
418
(df f-12s4a2 "pc-rel addr (12 bits)"  (all-mep-core-isas PCREL-ADDR)  4 11 INT
419
    ((value pc) (sra SI (sub SI value    pc) 1))
420
    ((value pc) (add SI (sll SI value 1) pc)))
421
 
422
(df f-17s16a2 "pc-rel addr (17 bits)" (all-mep-core-isas PCREL-ADDR) 16 16 INT
423
    ((value pc) (sra SI (sub SI value    pc) 1))
424
    ((value pc) (add SI (sll SI value 1) pc)))
425
 
426
(df f-24s5a2n-hi "24s5a2n hi 16s16" (all-mep-core-isas PCREL-ADDR) 16 16  INT #f #f)
427
(df f-24s5a2n-lo "24s5a2n lo 7s5a2" (all-mep-core-isas PCREL-ADDR)  5  7 UINT #f #f)
428
(define-multi-ifield
429
  (name f-24s5a2n)
430
  (comment "pc-rel addr (24 bits align 2)")
431
  (attrs all-mep-core-isas PCREL-ADDR)
432
  (mode INT)
433
  (subfields f-24s5a2n-hi f-24s5a2n-lo)
434
  (insert (sequence ()
435
                    (set (ifield f-24s5a2n)
436
                         (sub (ifield f-24s5a2n) pc))
437
                    (set (ifield f-24s5a2n-lo)
438
                         (srl (and (ifield f-24s5a2n) #xfe) 1))
439
                    (set (ifield f-24s5a2n-hi)
440
                         (sra INT (ifield f-24s5a2n) 8))))
441
  (extract (set (ifield f-24s5a2n)
442
                (add SI (or (sll (ifield f-24s5a2n-hi) 8)
443
                            (sll (ifield f-24s5a2n-lo) 1))
444
                     pc)))
445
  )
446
 
447
(df f-24u5a2n-hi "24u5a2n hi 16u16" (all-mep-core-isas) 16 16 UINT #f #f)
448
(df f-24u5a2n-lo "24u5a2n lo 7u5a2" (all-mep-core-isas)  5  7 UINT #f #f)
449
(define-multi-ifield
450
  (name f-24u5a2n)
451
  (comment "abs jump target (24 bits, alignment 2)")
452
  (attrs all-mep-core-isas ABS-ADDR)
453
  (mode UINT)
454
  (subfields f-24u5a2n-hi f-24u5a2n-lo)
455
  (insert (sequence ()
456
                    (set (ifield f-24u5a2n-lo)
457
                         (srl (and (ifield f-24u5a2n) #xff) 1))
458
                    (set (ifield f-24u5a2n-hi)
459
                         (srl (ifield f-24u5a2n) 8))
460
                    ))
461
  (extract (set (ifield f-24u5a2n)
462
                (or (sll (ifield f-24u5a2n-hi) 8)
463
                    (sll (ifield f-24u5a2n-lo) 1))))
464
  )
465
 
466
; Displacement fields.
467
 
468
(df f-2u6     "SAR offset (2 bits)"    (all-mep-core-isas)  6  2 UINT #f #f)
469
(df f-7u9     "tp-rel b (7 bits)"      (all-mep-core-isas)  9  7 UINT #f #f)
470
(df f-7u9a2   "tp-rel h (7 bits)"      (all-mep-core-isas)  9  6 UINT
471
    ((value pc) (srl SI value 1))
472
    ((value pc) (sll SI value 1)))
473
(df f-7u9a4   "tp/sp-rel w (7 bits)"   (all-mep-core-isas)  9  5 UINT
474
    ((value pc) (srl SI value 2))
475
    ((value pc) (sll SI value 2)))
476
(df f-16s16   "general 16-bit s-val"   (all-mep-core-isas) 16 16  INT #f #f)
477
 
478
; Immediate fields.
479
 
480
(df f-2u10   "swi level (2 bits)"      (all-mep-core-isas) 10  2 UINT #f #f)
481
(df f-3u5    "bit offset (3 bits)"     (all-mep-core-isas)  5  3 UINT #f #f)
482
(df f-4u8    "bCC const (4 bits)"      (all-mep-core-isas)  8  4 UINT #f #f)
483
(df f-5u8    "slt & shifts (5 bits)"   (all-mep-core-isas)  8  5 UINT #f #f)
484
(df f-5u24   "clip immediate (5 bits)" (all-mep-core-isas) 24  5 UINT #f #f)
485
(df f-6s8    "add immediate (6 bits)"  (all-mep-core-isas)  8  6  INT #f #f)
486
(df f-8s8    "add imm (8 bits)"        (all-mep-core-isas)  8  8  INT #f #f)
487
(df f-16u16  "general 16-bit u-val"    (all-mep-core-isas) 16 16 UINT #f #f)
488
(df f-12u16  "cmov fixed 1"            (all-mep-core-isas) 16 12 UINT #f #f)
489
(df f-3u29   "cmov fixed 2"            (all-mep-core-isas) 29  3 UINT #f #f)
490
 
491
 
492
; These are all for the coprocessor opcodes
493
 
494
; The field is like IJKiiiiiii where I and J are toggled if K is set,
495
; for compatibility with older cores.
496
(define-pmacro (compute-cdisp10 val)
497
  (cond SI
498
        ((and SI (cond SI ((and SI val #x80) (xor SI val #x300)) (else val)) #x200)
499
         (sub (cond SI ((and SI val #x80) (xor SI val #x300)) (else val)) #x400))
500
        (else
501
         (cond SI ((and SI val #x80) (xor SI val #x300)) (else val)))
502
        )
503
  )
504
(define-pmacro (extend-cdisp10 val)
505
  (cond SI
506
        ((and SI (compute-cdisp10 val) #x200)
507
         (sub (and SI (compute-cdisp10 val) #x3ff) #x400))
508
        (else
509
         (and SI (compute-cdisp10 val) #x3ff))
510
        )
511
  )
512
 
513
(df f-cdisp10    "cop imm10"          (all-mep-core-isas)   22  10 INT
514
    ((value pc) (extend-cdisp10 value))
515
    ((value pc) (extend-cdisp10 value))
516
    )
517
 
518
; Non-contiguous fields.
519
 
520
(df f-24u8a4n-hi "24u8a4n hi 16u16" (all-mep-core-isas) 16 16 UINT #f #f)
521
(df f-24u8a4n-lo "24u8a4n lo 8u8a4" (all-mep-core-isas)  8  6 UINT #f #f)
522
(define-multi-ifield
523
  (name f-24u8a4n)
524
  (comment "absolute 24-bit address")
525
  (attrs all-mep-core-isas)
526
  (mode UINT)
527
  (subfields f-24u8a4n-hi f-24u8a4n-lo)
528
  (insert (sequence ()
529
                    (set (ifield f-24u8a4n-hi) (srl (ifield f-24u8a4n) 8))
530
                    (set (ifield f-24u8a4n-lo) (srl (and (ifield f-24u8a4n) #xfc) 2))))
531
  (extract (set (ifield f-24u8a4n)
532
                (or (sll (ifield f-24u8a4n-hi) 8)
533
                    (sll (ifield f-24u8a4n-lo) 2))))
534
  )
535
 
536
(df f-24u8n-hi "24u8n hi 16u16" (all-mep-core-isas) 16 16 UINT #f #f)
537
(df f-24u8n-lo "24u8n lo  8u8"  (all-mep-core-isas)  8  8 UINT #f #f)
538
(define-multi-ifield
539
  (name f-24u8n)
540
  (comment "24-bit constant")
541
  (attrs all-mep-core-isas)
542
  (mode UINT)
543
  (subfields f-24u8n-hi f-24u8n-lo)
544
  (insert (sequence ()
545
                    (set (ifield f-24u8n-hi) (srl (ifield f-24u8n) 8))
546
                    (set (ifield f-24u8n-lo) (and (ifield f-24u8n) #xff))))
547
  (extract (set (ifield f-24u8n)
548
                (or (sll (ifield f-24u8n-hi) 8)
549
                    (ifield f-24u8n-lo))))
550
  )
551
 
552
(df f-24u4n-hi "24u4n hi  8u4"  (all-mep-core-isas)  4  8 UINT #f #f)
553
(df f-24u4n-lo "24u4n lo 16u16" (all-mep-core-isas) 16 16 UINT #f #f)
554
(define-multi-ifield
555
  (name f-24u4n)
556
  (comment "coprocessor code")
557
  (attrs all-mep-core-isas)
558
  (mode UINT)
559
  (subfields f-24u4n-hi f-24u4n-lo)
560
  (insert (sequence ()
561
                    (set (ifield f-24u4n-hi) (srl (ifield f-24u4n) 16))
562
                    (set (ifield f-24u4n-lo) (and (ifield f-24u4n) #xffff))))
563
  (extract (set (ifield f-24u4n)
564
                (or (sll (ifield f-24u4n-hi) 16)
565
                    (ifield f-24u4n-lo))))
566
  )
567
 
568
(define-multi-ifield
569
  (name f-callnum)
570
  (comment "system call number field")
571
  (attrs all-mep-core-isas)
572
  (mode UINT)
573
  (subfields f-5 f-6 f-7 f-11)
574
  (insert (sequence ()
575
                    (set (ifield f-5)  (and (srl (ifield f-callnum) 3) 1))
576
                    (set (ifield f-6)  (and (srl (ifield f-callnum) 2) 1))
577
                    (set (ifield f-7)  (and (srl (ifield f-callnum) 1) 1))
578
                    (set (ifield f-11) (and (ifield f-callnum) 1))))
579
  (extract (set (ifield f-callnum)
580
                (or (sll (ifield f-5) 3)
581
                    (or (sll (ifield f-6) 2)
582
                        (or (sll (ifield f-7) 1)
583
                            (ifield f-11))))))
584
  )
585
 
586
(df f-ccrn-hi "ccrn hi  2u28" (all-mep-core-isas) 28 2 UINT #f #f)
587
(df f-ccrn-lo "ccrn lo  4u4"  (all-mep-core-isas)  4 4 UINT #f #f)
588
(define-multi-ifield
589
  (name f-ccrn)
590
  (comment "Coprocessor register number field")
591
  (attrs all-mep-core-isas)
592
  (mode UINT)
593
  (subfields f-ccrn-hi f-ccrn-lo)
594
  (insert (sequence ()
595
                    (set (ifield f-ccrn-hi)  (and (srl (ifield f-ccrn) 4) #x3))
596
                    (set (ifield f-ccrn-lo)  (and (ifield f-ccrn) #xf))))
597
  (extract (set (ifield f-ccrn)
598
                (or (sll (ifield f-ccrn-hi) 4)
599
                    (ifield f-ccrn-lo))))
600
  )
601
 
602
; Operands.
603
 
604
;; Only LABEL, REGNUM, FMAX_FLOAT and FMAX_INT are now relevant for correct
605
;; operation.  The others are mostly kept for backwards compatibility,
606
;; although they do affect the dummy prototypes in
607
;; gcc/config/mep/intrinsics.h.
608
(define-attr
609
  (type enum)
610
  (for operand)
611
  (name CDATA)
612
  (comment "datatype to use for C intrinsics mapping")
613
  (values LABEL REGNUM FMAX_FLOAT FMAX_INT
614
          POINTER LONG ULONG SHORT USHORT CHAR UCHAR CP_DATA_BUS_INT)
615
  (default LONG))
616
 
617
(define-attr
618
  (type enum)
619
  (for insn)
620
  (name CPTYPE)
621
  (comment "datatype to use for coprocessor values")
622
  (values CP_DATA_BUS_INT VECT V2SI V4HI V8QI V2USI V4UHI V8UQI)
623
  (default CP_DATA_BUS_INT))
624
 
625
(define-attr
626
  (type enum)
627
  (for insn)
628
  (name CRET)
629
  ;; VOID - all arguments are passed as parameters; if any are written, pointers to them are passed.
630
  ;; FIRST - the first argument is the return value.
631
  ;; FIRSTCOPY - the first argument is the return value, but a copy is also the first parameter.
632
  (values VOID FIRST FIRSTCOPY)
633
  (default VOID)
634
  (comment "Insn's intrinsic returns void, or the first argument rather than (or in addition to) passing it."))
635
 
636
(define-attr
637
  (type integer)
638
  (for operand)
639
  (name ALIGN)
640
  (comment "alignment of immediate operands")
641
  (default 1))
642
 
643
(define-attr
644
  (for operand)
645
  (type boolean)
646
  (name RELOC_IMPLIES_OVERFLOW)
647
  (comment "Operand should not be considered as a candidate for relocs"))
648
 
649
(define-attr
650
  (for hardware)
651
  (type boolean)
652
  (name IS_FLOAT)
653
  (comment "Register contains a floating point value"))
654
 
655
(define-pmacro (dpop name commment attrib hwr field func)
656
  (define-full-operand name comment attrib
657
    hwr DFLT field ((parse func)) () ()))
658
(define-pmacro (dprp name commment attrib hwr field pafunc prfunc)
659
  (define-full-operand name comment attrib
660
    hwr DFLT field ((parse pafunc) (print prfunc)) () ()))
661
 
662
(dnop r0        "register 0"              (all-mep-core-isas) h-gpr   0)
663
(dnop rn        "register Rn"             (all-mep-core-isas) h-gpr   f-rn)
664
(dnop rm        "register Rm"             (all-mep-core-isas) h-gpr   f-rm)
665
(dnop rl        "register Rl"             (all-mep-core-isas) h-gpr   f-rl)
666
(dnop rn3       "register 0-7"            (all-mep-core-isas) h-gpr   f-rn3)
667
 
668
;; Variants of RM/RN with different CDATA attributes.  See comment above
669
;; CDATA for more details.
670
 
671
(dnop rma       "register Rm holding pointer"          (all-mep-core-isas (CDATA POINTER)) h-gpr   f-rm)
672
 
673
(dnop rnc       "register Rn holding char"             (all-mep-core-isas (CDATA LONG))    h-gpr   f-rn)
674
(dnop rnuc      "register Rn holding unsigned char"    (all-mep-core-isas (CDATA LONG))    h-gpr   f-rn)
675
(dnop rns       "register Rn holding short"            (all-mep-core-isas (CDATA LONG))    h-gpr   f-rn)
676
(dnop rnus      "register Rn holding unsigned short"   (all-mep-core-isas (CDATA LONG))    h-gpr   f-rn)
677
(dnop rnl       "register Rn holding long"             (all-mep-core-isas (CDATA LONG))    h-gpr   f-rn)
678
(dnop rnul      "register Rn holding unsigned  long"   (all-mep-core-isas (CDATA ULONG))   h-gpr   f-rn)
679
 
680
(dnop rn3c       "register 0-7 holding unsigned char"    (all-mep-core-isas (CDATA LONG))  h-gpr   f-rn3)
681
(dnop rn3uc      "register 0-7 holding byte"             (all-mep-core-isas (CDATA LONG))  h-gpr   f-rn3)
682
(dnop rn3s       "register 0-7 holding unsigned short"   (all-mep-core-isas (CDATA LONG))  h-gpr   f-rn3)
683
(dnop rn3us      "register 0-7 holding short"            (all-mep-core-isas (CDATA LONG))  h-gpr   f-rn3)
684
(dnop rn3l       "register 0-7 holding unsigned long"    (all-mep-core-isas (CDATA LONG))  h-gpr   f-rn3)
685
(dnop rn3ul      "register 0-7 holding long"             (all-mep-core-isas (CDATA ULONG)) h-gpr   f-rn3)
686
 
687
 
688
(dnop lp        "link pointer"            (all-mep-core-isas) h-csr   1)
689
(dnop sar       "shift amount register"   (all-mep-core-isas) h-csr   2)
690
(dnop hi        "high result"             (all-mep-core-isas) h-csr   7)
691
(dnop lo        "low result"              (all-mep-core-isas) h-csr   8)
692
(dnop mb0       "modulo begin register 0" (all-mep-core-isas) h-csr  12)
693
(dnop me0       "modulo end register 0"   (all-mep-core-isas) h-csr  13)
694
(dnop mb1       "modulo begin register 1" (all-mep-core-isas) h-csr  14)
695
(dnop me1       "modulo end register 1"   (all-mep-core-isas) h-csr  15)
696
(dnop psw       "program status word"     (all-mep-core-isas) h-csr  16)
697
(dnop epc       "exception prog counter"  (all-mep-core-isas) h-csr  19)
698
(dnop exc       "exception cause"         (all-mep-core-isas) h-csr  20)
699
(dnop npc       "nmi program counter"     (all-mep-core-isas) h-csr  23)
700
(dnop dbg       "debug register"          (all-mep-core-isas) h-csr  24)
701
(dnop depc      "debug exception pc"      (all-mep-core-isas) h-csr  25)
702
(dnop opt       "option register"         (all-mep-core-isas) h-csr  26)
703
(dnop r1        "register 1"              (all-mep-core-isas) h-gpr   1)
704
(dnop tp        "tiny data area pointer"  (all-mep-core-isas) h-gpr  13)
705
(dnop sp        "stack pointer"           (all-mep-core-isas) h-gpr  15)
706
(dprp tpr       "TP register"             (all-mep-core-isas) h-gpr  13       "tpreg" "tpreg")
707
(dprp spr       "SP register"             (all-mep-core-isas) h-gpr  15       "spreg" "spreg")
708
 
709
(define-full-operand
710
  csrn "control/special register" (all-mep-core-isas (CDATA REGNUM)) h-csr
711
  DFLT f-csrn ((parse "csrn")) () ()
712
)
713
 
714
(dnop csrn-idx  "control/special reg idx" (all-mep-core-isas) h-uint  f-csrn)
715
(dnop crn64     "copro Rn (64-bit)"       (all-mep-core-isas (CDATA CP_DATA_BUS_INT)) h-cr64  f-crn)
716
(dnop crn       "copro Rn (32-bit)"       (all-mep-core-isas (CDATA CP_DATA_BUS_INT)) h-cr    f-crn)
717
(dnop crnx64    "copro Rn (0-31, 64-bit)" (all-mep-core-isas (CDATA CP_DATA_BUS_INT)) h-cr64  f-crnx)
718
(dnop crnx      "copro Rn (0-31, 32-bit)" (all-mep-core-isas (CDATA CP_DATA_BUS_INT)) h-cr    f-crnx)
719
(dnop ccrn      "copro control reg CCRn"  (all-mep-core-isas (CDATA REGNUM)) h-ccr   f-ccrn)
720
(dnop cccc      "copro flags"             (all-mep-core-isas) h-uint  f-rm)
721
 
722
(dprp pcrel8a2  "pc-rel addr (8 bits)"    (all-mep-core-isas (CDATA LABEL) RELAX) h-sint  f-8s8a2   "mep_align" "address")
723
(dprp pcrel12a2 "pc-rel addr (12 bits)"   (all-mep-core-isas (CDATA LABEL) RELAX) h-sint  f-12s4a2  "mep_align" "address")
724
(dprp pcrel17a2 "pc-rel addr (17 bits)"   (all-mep-core-isas (CDATA LABEL) RELAX) h-sint  f-17s16a2 "mep_align" "address")
725
(dprp pcrel24a2 "pc-rel addr (24 bits)"   (all-mep-core-isas (CDATA LABEL))       h-sint  f-24s5a2n "mep_align" "address")
726
(dprp pcabs24a2 "pc-abs addr (24 bits)"   (all-mep-core-isas (CDATA LABEL))       h-uint  f-24u5a2n "mep_alignu" "address")
727
 
728
(dpop sdisp16   "displacement (16 bits)"  (all-mep-core-isas) h-sint  f-16s16    "signed16")
729
(dpop simm16    "signed imm (16 bits)"    (all-mep-core-isas) h-sint  f-16s16    "signed16")
730
(dpop uimm16    "unsigned imm (16 bits)"  (all-mep-core-isas) h-uint  f-16u16    "unsigned16")
731
(dnop code16    "uci/dsp code (16 bits)"  (all-mep-core-isas) h-uint  f-16u16)
732
 
733
(dnop udisp2    "SSARB addend (2 bits)"   (all-mep-core-isas) h-sint  f-2u6)
734
(dnop uimm2     "interrupt (2 bits)"      (all-mep-core-isas) h-uint  f-2u10)
735
 
736
(dnop simm6     "add const (6 bits)"      (all-mep-core-isas) h-sint  f-6s8)
737
(dnop simm8     "mov const (8 bits)"      (all-mep-core-isas RELOC_IMPLIES_OVERFLOW)
738
                                             h-sint  f-8s8)
739
 
740
(dpop addr24a4  "sw/lw addr (24 bits)"    (all-mep-core-isas (ALIGN 4)) h-uint  f-24u8a4n  "mep_alignu")
741
(dnop code24    "coprocessor code"        (all-mep-core-isas) h-uint  f-24u4n)
742
 
743
(dnop callnum   "system call number"      (all-mep-core-isas) h-uint  f-callnum)
744
(dnop uimm3     "bit immediate (3 bits)"  (all-mep-core-isas) h-uint  f-3u5)
745
(dnop uimm4     "bCC const (4 bits)"      (all-mep-core-isas) h-uint  f-4u8)
746
(dnop uimm5     "bit/shift val (5 bits)"  (all-mep-core-isas) h-uint  f-5u8)
747
 
748
(dpop udisp7    "tp-rel b (7 bits)"       (all-mep-core-isas)           h-uint  f-7u9      "unsigned7")
749
(dpop udisp7a2  "tp-rel h (7 bits)"       (all-mep-core-isas (ALIGN 2)) h-uint  f-7u9a2    "unsigned7")
750
(dpop udisp7a4  "tp/sp-rel w (7 bits)"    (all-mep-core-isas (ALIGN 4)) h-uint  f-7u9a4    "unsigned7")
751
(dpop uimm7a4   "sp w-addend (7 bits)"    (all-mep-core-isas (ALIGN 4)) h-uint  f-7u9a4    "mep_alignu")
752
 
753
(dnop uimm24    "immediate (24 bits)"     (all-mep-core-isas) h-uint  f-24u8n)
754
 
755
(dnop cimm4     "cache immed'te (4 bits)" (all-mep-core-isas) h-uint  f-rn)
756
(dnop cimm5     "clip immediate (5 bits)" (all-mep-core-isas) h-uint  f-5u24)
757
 
758
(dpop cdisp10   "copro addend (8/10 bits)" (all-mep-core-isas) h-sint  f-cdisp10  "cdisp10")
759
(dpop cdisp10a2 "copro addend (8/10 bits)" (all-mep-core-isas) h-sint  f-cdisp10  "cdisp10")
760
(dpop cdisp10a4 "copro addend (8/10 bits)" (all-mep-core-isas) h-sint  f-cdisp10  "cdisp10")
761
(dpop cdisp10a8 "copro addend (8/10 bits)" (all-mep-core-isas) h-sint  f-cdisp10  "cdisp10")
762
 
763
; Special operand representing the various ways that the literal zero can be
764
; specified.
765
(define-full-operand
766
  zero "Zero operand" (all-mep-core-isas) h-sint DFLT f-nil
767
  ((parse "zero")) () ()
768
)
769
 
770
; Attributes.
771
 
772
(define-attr
773
  (for insn)
774
  (type boolean)
775
  (name OPTIONAL_BIT_INSN)
776
  (comment "optional bit manipulation instruction"))
777
 
778
(define-attr
779
  (for insn)
780
  (type boolean)
781
  (name OPTIONAL_MUL_INSN)
782
  (comment "optional 32-bit multiply instruction"))
783
 
784
(define-attr
785
  (for insn)
786
  (type boolean)
787
  (name OPTIONAL_DIV_INSN)
788
  (comment "optional 32-bit divide instruction"))
789
 
790
(define-attr
791
  (for insn)
792
  (type boolean)
793
  (name OPTIONAL_DEBUG_INSN)
794
  (comment "optional debug instruction"))
795
 
796
(define-attr
797
  (for insn)
798
  (type boolean)
799
  (name OPTIONAL_LDZ_INSN)
800
  (comment "optional leading zeroes instruction"))
801
 
802
(define-attr
803
  (for insn)
804
  (type boolean)
805
  (name OPTIONAL_ABS_INSN)
806
  (comment "optional absolute difference instruction"))
807
 
808
(define-attr
809
  (for insn)
810
  (type boolean)
811
  (name OPTIONAL_AVE_INSN)
812
  (comment "optional average instruction"))
813
 
814
(define-attr
815
  (for insn)
816
  (type boolean)
817
  (name OPTIONAL_MINMAX_INSN)
818
  (comment "optional min/max instruction"))
819
 
820
(define-attr
821
  (for insn)
822
  (type boolean)
823
  (name OPTIONAL_CLIP_INSN)
824
  (comment "optional clipping instruction"))
825
 
826
(define-attr
827
  (for insn)
828
  (type boolean)
829
  (name OPTIONAL_SAT_INSN)
830
  (comment "optional saturation instruction"))
831
 
832
(define-attr
833
  (for insn)
834
  (type boolean)
835
  (name OPTIONAL_UCI_INSN)
836
  (comment "optional UCI instruction"))
837
 
838
(define-attr
839
  (for insn)
840
  (type boolean)
841
  (name OPTIONAL_DSP_INSN)
842
  (comment "optional DSP instruction"))
843
 
844
(define-attr
845
  (for insn)
846
  (type boolean)
847
  (name OPTIONAL_CP_INSN)
848
  (comment "optional coprocessor-related instruction"))
849
 
850
(define-attr
851
  (for insn)
852
  (type boolean)
853
  (name OPTIONAL_CP64_INSN)
854
  (comment "optional coprocessor-related 64 data bit instruction"))
855
 
856
(define-attr
857
  (for insn)
858
  (type boolean)
859
  (name OPTIONAL_VLIW64)
860
  (comment "optional vliw64 mode (vliw32 is default)"))
861
 
862
(define-attr
863
  (for insn)
864
  (type enum)
865
  (name STALL)
866
  (attrs META)
867
  (values NONE SHIFTI INT2 LOAD STORE LDC STC LDCB STCB SSARB FSFT RET
868
          ADVCK MUL MULR DIV)
869
  (default NONE)
870
  (comment "gcc stall attribute"))
871
 
872
(define-attr
873
  (for insn)
874
  (type string)
875
  (name INTRINSIC)
876
  (attrs META)
877
  (comment "gcc intrinsic name"))
878
 
879
(define-attr
880
  (for insn)
881
  (type enum)
882
  (name SLOT)
883
  (attrs META)
884
  (values NONE C3 V1 V3 P0S P0 P1)
885
  (default NONE)
886
  (comment "coprocessor slot type"))
887
 
888
(define-attr
889
  (for insn)
890
  (type boolean)
891
  (name MAY_TRAP)
892
  (comment "instruction may generate an exception"))
893
 
894
; Attributes for scheduling restrictions in vliw mode
895
 
896
(define-attr
897
  (for insn)
898
  (type boolean)
899
  (name VLIW_ALONE)
900
  (comment "instruction can be scheduled alone in vliw mode"))
901
 
902
(define-attr
903
  (for insn)
904
  (type boolean)
905
  (name VLIW_NO_CORE_NOP)
906
  (comment "there is no corresponding nop core instruction"))
907
 
908
(define-attr
909
  (for insn)
910
  (type boolean)
911
  (name VLIW_NO_COP_NOP)
912
  (comment "there is no corresponding nop coprocessor instruction"))
913
 
914
(define-attr
915
  (for insn)
916
  (type boolean)
917
  (name VLIW64_NO_MATCHING_NOP)
918
  (comment "there is no corresponding nop coprocessor instruction"))
919
(define-attr
920
  (for insn)
921
  (type boolean)
922
  (name VLIW32_NO_MATCHING_NOP)
923
  (comment "there is no corresponding nop coprocessor instruction"))
924
 
925
(define-attr
926
  (for insn)
927
  (type boolean)
928
  (name VOLATILE)
929
  (comment "Insn is volatile."))
930
 
931
(define-attr
932
  (for insn)
933
  (type integer)
934
  (name LATENCY)
935
  (comment "The latency of this insn, used for scheduling as an intrinsic in gcc")
936
  (default 0))
937
 
938
; The MeP config tool will edit this.
939
(define-attr
940
  (type enum)
941
  (for insn)
942
  (name CONFIG)
943
  (values NONE ; config-attr-start
944
        default
945
          ) ; config-attr-end
946
)
947
 
948
 
949
; Enumerations.
950
 
951
(define-normal-insn-enum major "major opcodes" (all-mep-core-isas) MAJ_
952
  f-major
953
  (.map .str (.iota 16))
954
)
955
 
956
 
957
(define-pmacro (dni-isa xname xcomment xattrs xsyntax xformat xsemantics xtiming isa)
958
  (define-insn
959
    (name xname)
960
    (comment xcomment)
961
    (.splice attrs (.unsplice xattrs) (ISA isa))
962
    (syntax xsyntax)
963
    (format xformat)
964
    (semantics xsemantics)
965
    (.splice timing (.unsplice xtiming))
966
    )
967
)
968
 
969
(define-pmacro (dnmi-isa xname xcomment xattrs xsyntax xemit isa)
970
  (dnmi xname xcomment (.splice (.unsplice xattrs) (ISA isa)) xsyntax xemit)
971
)
972
 
973
; For making profiling calls and dynamic configuration
974
(define-pmacro (cg-profile caller callee)
975
  (c-call "cg_profile" caller callee)
976
)
977
; For dynamic configuration only
978
(define-pmacro (cg-profile-jump caller callee)
979
  (c-call "cg_profile_jump" caller callee)
980
)
981
 
982
; For defining Core Instructions
983
(define-pmacro (dnci xname xcomment xattrs xsyntax xformat xsemantics xtiming)
984
  (dni-isa xname xcomment xattrs xsyntax xformat xsemantics xtiming all-core-isa-list)
985
)
986
(define-pmacro (dncmi xname xcomment xattrs xsyntax xemit)
987
  (dnmi-isa xname xcomment xattrs xsyntax xemit all-core-isa-list)
988
)
989
 
990
; For defining Coprocessor Instructions
991
;(define-pmacro (dncpi xname xcomment xattrs xsyntax xformat xsemantics xtiming)  (dni-isa xname xcomment xattrs xsyntax xformat xsemantics xtiming cop)
992
;)
993
 
994
;; flag setting macro
995
(define-pmacro (set-bit xop xbitnum xval)
996
  (set xop (or
997
            (and xop (inv (sll 1 xbitnum)))
998
            (and (sll 1 xbitnum) (sll xval xbitnum)))))
999
 
1000
;; some flags we commonly use in vliw reasoning / mode-switching etc.
1001
(define-pmacro (get-opt.vliw64) (and (srl opt 6) 1))
1002
(define-pmacro (get-opt.vliw32) (and (srl opt 5) 1))
1003
(define-pmacro (get-rm.lsb) (and rm 1))
1004
(define-pmacro (get-psw.om) (and (srl psw 12) 1))
1005
(define-pmacro (get-psw.nmi) (and (srl psw 9) 1))
1006
(define-pmacro (get-psw.iep) (and (srl psw 1) 1))
1007
(define-pmacro (get-psw.ump) (and (srl psw 3) 1))
1008
(define-pmacro (get-epc.etom) (and epc 1))
1009
(define-pmacro (get-npc.ntom) (and npc 1))
1010
(define-pmacro (get-lp.ltom) (and lp 1))
1011
 
1012
(define-pmacro (set-psw.om zval) (set-bit (raw-reg h-csr 16) 12 zval))
1013
(define-pmacro (set-psw.nmi zval) (set-bit (raw-reg h-csr 16) 9 zval))
1014
(define-pmacro (set-psw.umc zval) (set-bit (raw-reg h-csr 16) 2 zval))
1015
(define-pmacro (set-psw.iec zval) (set-bit (raw-reg h-csr 16) 0 zval))
1016
(define-pmacro (set-rpe.elr zval) (set-bit (raw-reg h-csr 5) 0 zval))
1017
 
1018
 
1019
;; the "3 way switch" depending on our current operating mode and vliw status flags
1020
(define-pmacro (core-vliw-switch core-rtl vliw32-rtl vliw64-rtl)
1021
  (cond
1022
   ((andif (get-psw.om) (get-opt.vliw64)) vliw64-rtl)
1023
   ((andif (get-psw.om) (get-opt.vliw32)) vliw32-rtl)
1024
   (else core-rtl)))
1025
 
1026
;; the varying-pcrel idiom
1027
(define-pmacro (set-vliw-modified-pcrel-offset xtarg xa xb xc)
1028
  (core-vliw-switch (set xtarg (add pc xa))
1029
                    (set xtarg (add pc xb))
1030
                    (set xtarg (add pc xc))))
1031
 
1032
;; the increasing-alignment idiom in branch displacements
1033
(define-pmacro (set-vliw-alignment-modified xtarg zaddr)
1034
  (core-vliw-switch (set xtarg (and zaddr (inv 1)))
1035
                    (set xtarg (and zaddr (inv 3)))
1036
                    (set xtarg (and zaddr (inv 7)))))
1037
 
1038
;; the increasing-alignment idiom in option-only form
1039
(define-pmacro (set-vliw-aliignment-modified-by-option xtarg zaddr)
1040
  (if (get-opt.vliw32)
1041
      (set xtarg (and zaddr (inv 3)))
1042
      (set xtarg (and zaddr (inv 7)))))
1043
 
1044
 
1045
 
1046
; pmacros needed for coprocessor modulo addressing.
1047
 
1048
; Taken from supplement ``The operation of the modulo addressing'' in
1049
; Toshiba documentation rev 2.2, p. 34.
1050
 
1051
(define-pmacro (compute-mask0)
1052
  (sequence SI ((SI temp))
1053
    (set temp (or mb0 me0))
1054
    (srl (const SI -1) (c-call SI "do_ldz" temp))))
1055
 
1056
(define-pmacro (mod0 immed)
1057
  (sequence SI ((SI modulo-mask))
1058
            (set modulo-mask (compute-mask0))
1059
            (if SI (eq (and rma modulo-mask) me0)
1060
                (or (and rma (inv modulo-mask)) mb0)
1061
                (add rma (ext SI immed)))))
1062
 
1063
(define-pmacro (compute-mask1)
1064
  (sequence SI ((SI temp))
1065
    (set temp (or mb1 me1))
1066
    (srl (const SI -1) (c-call SI "do_ldz" temp))))
1067
 
1068
(define-pmacro (mod1 immed)
1069
  (sequence SI ((SI modulo-mask))
1070
            (set modulo-mask (compute-mask1))
1071
            (if SI (eq (and rma modulo-mask) me1)
1072
                (or (and rma (inv modulo-mask)) mb1)
1073
                (add rma (ext SI immed)))))
1074
 
1075
 
1076
; Instructions.
1077
 
1078
; A pmacro for use in semantic bodies of unimplemented insns.
1079
(define-pmacro (unimp mnemonic) (nop))
1080
 
1081
; Core specific instructions
1082
; (include "mep-h1.cpu") ; -- exposed by MeP-Integrator
1083
(include "mep-c5.cpu") ; -- exposed by MeP-Integrator
1084
 
1085
; Load/store instructions.
1086
 
1087
(dnci sb "store byte (register indirect)" ((STALL STORE))
1088
     "sb $rnc,($rma)"
1089
     (+ MAJ_0 rnc rma (f-sub4 8))
1090
     (sequence ()
1091
               (c-call VOID "check_write_to_text" rma)
1092
               (set (mem UQI rma) (and rnc #xff)))
1093
     ((mep (unit u-use-gpr (in usereg rnc))
1094
           (unit u-use-gpr (in usereg rma))
1095
           (unit u-exec))))
1096
 
1097
(dnci sh "store half-word (register indirect)" ((STALL STORE))
1098
     "sh $rns,($rma)"
1099
     (+ MAJ_0 rns rma (f-sub4 9))
1100
     (sequence ()
1101
               (c-call VOID "check_write_to_text" (and rma (inv 1)))
1102
               (set (mem UHI (and rma (inv 1))) (and rns #xffff)))
1103
     ((mep (unit u-use-gpr (in usereg rns))
1104
           (unit u-use-gpr (in usereg rma))
1105
           (unit u-exec))))
1106
 
1107
(dnci sw "store word (register indirect)" ((STALL STORE))
1108
     "sw $rnl,($rma)"
1109
     (+ MAJ_0 rnl rma (f-sub4 10))
1110
     (sequence ()
1111
               (c-call VOID "check_write_to_text" (and rma (inv 3)))
1112
               (set (mem USI (and rma (inv 3))) rnl))
1113
     ((mep (unit u-use-gpr (in usereg rnl))
1114
           (unit u-use-gpr (in usereg rma))
1115
           (unit u-exec))))
1116
 
1117
(dnci lb "load byte (register indirect)" ((STALL LOAD) (LATENCY 2))
1118
     "lb $rnc,($rma)"
1119
     (+ MAJ_0 rnc rma (f-sub4 12))
1120
     (set rnc (ext SI (mem QI rma)))
1121
     ((mep (unit u-use-gpr (in usereg rma))
1122
           (unit u-exec)
1123
           (unit u-load-gpr (out loadreg rnc)))))
1124
 
1125
(dnci lh "load half-word (register indirect)" ((STALL LOAD) (LATENCY 2))
1126
     "lh $rns,($rma)"
1127
     (+ MAJ_0 rns rma (f-sub4 13))
1128
     (set rns (ext SI (mem HI (and rma (inv 1)))))
1129
     ((mep (unit u-use-gpr (in usereg rma))
1130
           (unit u-exec)
1131
           (unit u-load-gpr (out loadreg rns)))))
1132
 
1133
(dnci lw "load word (register indirect)" ((STALL LOAD) (LATENCY 2))
1134
     "lw $rnl,($rma)"
1135
     (+ MAJ_0 rnl rma (f-sub4 14))
1136
     (set rnl (mem SI (and rma (inv 3))))
1137
     ((mep (unit u-use-gpr (in usereg rma))
1138
           (unit u-exec)
1139
           (unit u-load-gpr (out loadreg rnl)))))
1140
 
1141
(dnci lbu "load unsigned byte (register indirect)" ((STALL LOAD) (LATENCY 2))
1142
     "lbu $rnuc,($rma)"
1143
     (+ MAJ_0 rnuc rma (f-sub4 11))
1144
     (set rnuc (zext SI (mem UQI rma)))
1145
     ((mep (unit u-use-gpr (in usereg rma))
1146
           (unit u-exec)
1147
           (unit u-load-gpr (out loadreg rnuc)))))
1148
 
1149
(dnci lhu "load unsigned half-word (register indirect)" ((STALL LOAD) (LATENCY 2))
1150
     "lhu $rnus,($rma)"
1151
     (+ MAJ_0 rnus rma (f-sub4 15))
1152
     (set rnus (zext SI (mem UHI (and rma (inv 1)))))
1153
     ((mep (unit u-use-gpr (in usereg rma))
1154
           (unit u-exec)
1155
           (unit u-load-gpr (out loadreg rnus)))))
1156
 
1157
(dnci sw-sp "store word (sp relative)" ((STALL STORE))
1158
     "sw $rnl,$udisp7a4($spr)"
1159
     (+ MAJ_4 rnl (f-8 0) udisp7a4 (f-sub2 2))
1160
     (sequence ()
1161
               (c-call VOID "check_write_to_text" (and (add udisp7a4 sp) (inv 3)))
1162
               (set (mem SI (and (add udisp7a4 sp) (inv 3))) rnl))
1163
     ((mep (unit u-use-gpr (in usereg rnl))
1164
           (unit u-use-gpr (in usereg sp))
1165
           (unit u-exec))))
1166
 
1167
 
1168
(dnci lw-sp "load word (sp relative)" ((STALL LOAD) (LATENCY 2))
1169
     "lw $rnl,$udisp7a4($spr)"
1170
     (+ MAJ_4 rnl (f-8 0) udisp7a4 (f-sub2 3))
1171
     (set rnl (mem SI (and (add udisp7a4 sp) (inv 3))))
1172
     ((mep (unit u-use-gpr (in usereg sp))
1173
           (unit u-exec)
1174
           (unit u-load-gpr (out loadreg rnl)))))
1175
 
1176
(dnci sb-tp "store byte (tp relative)" ((STALL STORE))
1177
     "sb $rn3c,$udisp7($tpr)"
1178
     (+ MAJ_8 (f-4 0) rn3c (f-8 0) udisp7)
1179
     (sequence ()
1180
               (c-call VOID "check_write_to_text" (add (zext SI udisp7) tp))
1181
               (set (mem QI (add (zext SI udisp7) tp)) (and rn3c #xff)))
1182
     ((mep (unit u-use-gpr (in usereg rn3c))
1183
           (unit u-use-gpr (in usereg tp))
1184
           (unit u-exec))))
1185
 
1186
(dnci sh-tp "store half-word (tp relative)" ((STALL STORE))
1187
     "sh $rn3s,$udisp7a2($tpr)"
1188
     (+ MAJ_8 (f-4 0) rn3s (f-8 1) udisp7a2 (f-15 0))
1189
     (sequence ()
1190
               (c-call VOID "check_write_to_text" (and (add (zext SI udisp7a2) tp) (inv 1)))
1191
               (set (mem HI (and (add (zext SI udisp7a2) tp) (inv 1))) (and rn3s #xffff)))
1192
     ((mep (unit u-use-gpr (in usereg rn3s))
1193
           (unit u-use-gpr (in usereg tp))
1194
           (unit u-exec))))
1195
 
1196
(dnci sw-tp "store word (tp relative)" ((STALL STORE))
1197
     "sw $rn3l,$udisp7a4($tpr)"
1198
     (+ MAJ_4 (f-4 0) rn3l (f-8 1) udisp7a4 (f-sub2 2))
1199
     (sequence ()
1200
               (c-call VOID "check_write_to_text" (and (add (zext SI udisp7a4) tp) (inv 3)))
1201
               (set (mem SI (and (add (zext SI udisp7a4) tp) (inv 3))) rn3l))
1202
     ((mep (unit u-use-gpr (in usereg rn3l))
1203
           (unit u-use-gpr (in usereg tp))
1204
           (unit u-exec))))
1205
 
1206
(dnci lb-tp "load byte (tp relative)" ((STALL LOAD) (LATENCY 2))
1207
     "lb $rn3c,$udisp7($tpr)"
1208
     (+ MAJ_8 (f-4 1) rn3c (f-8 0) udisp7)
1209
     (set rn3c (ext SI (mem QI (add (zext SI udisp7) tp))))
1210
     ((mep (unit u-use-gpr (in usereg tp))
1211
           (unit u-exec)
1212
           (unit u-load-gpr (out loadreg rn3c)))))
1213
 
1214
(dnci lh-tp "load half-word (tp relative)" ((STALL LOAD) (LATENCY 2))
1215
     "lh $rn3s,$udisp7a2($tpr)"
1216
     (+ MAJ_8 (f-4 1) rn3s (f-8 1) udisp7a2 (f-15 0))
1217
     (set rn3s (ext SI (mem HI (and (add (zext SI udisp7a2) tp) (inv 1)))))
1218
     ((mep (unit u-use-gpr (in usereg tp))
1219
           (unit u-exec)
1220
           (unit u-load-gpr (out loadreg rn3s)))))
1221
 
1222
(dnci lw-tp "load word (tp relative)" ((STALL LOAD) (LATENCY 2))
1223
     "lw $rn3l,$udisp7a4($tpr)"
1224
     (+ MAJ_4 (f-4 0) rn3l (f-8 1) udisp7a4 (f-sub2 3))
1225
     (set rn3l (mem SI (and (add (zext SI udisp7a4) tp) (inv 3))))
1226
     ((mep (unit u-use-gpr (in usereg tp))
1227
           (unit u-exec)
1228
           (unit u-load-gpr (out loadreg rn3l)))))
1229
 
1230
(dnci lbu-tp "load unsigned byte (tp relative)" ((STALL LOAD) (LATENCY 2))
1231
     "lbu $rn3uc,$udisp7($tpr)"
1232
     (+ MAJ_4 (f-4 1) rn3uc (f-8 1) udisp7)
1233
     (set rn3uc (zext SI (mem QI (add (zext SI udisp7) tp))))
1234
     ((mep (unit u-use-gpr (in usereg tp))
1235
           (unit u-exec)
1236
           (unit u-load-gpr (out loadreg rn3uc)))))
1237
 
1238
(dnci lhu-tp "load unsigned half-word (tp relative)" ((STALL LOAD) (LATENCY 2))
1239
     "lhu $rn3us,$udisp7a2($tpr)"
1240
     (+ MAJ_8 (f-4 1) rn3us (f-8 1) udisp7a2 (f-15 1))
1241
     (set rn3us (zext SI (mem HI (and (add (zext SI udisp7a2) tp) (inv 1)))))
1242
     ((mep (unit u-use-gpr (in usereg tp))
1243
           (unit u-exec)
1244
           (unit u-load-gpr (out loadreg rn3us)))))
1245
 
1246
(dnci sb16 "store byte (16 bit displacement)" ((STALL STORE))
1247
     "sb $rnc,$sdisp16($rma)"
1248
     (+ MAJ_12 rnc rma (f-sub4 8) sdisp16)
1249
     (sequence ()
1250
               (c-call VOID "check_write_to_text" (add rma (ext SI sdisp16)))
1251
               (set (mem QI (add rma (ext SI sdisp16))) (and rnc #xff)))
1252
     ((mep (unit u-use-gpr (in usereg rnc))
1253
           (unit u-use-gpr (in usereg rma))
1254
           (unit u-exec))))
1255
 
1256
(dnci sh16 "store half-word (16 bit displacement)" ((STALL STORE))
1257
     "sh $rns,$sdisp16($rma)"
1258
     (+ MAJ_12 rns rma (f-sub4 9) sdisp16)
1259
     (sequence ()
1260
               (c-call VOID "check_write_to_text" (and (add rma (ext SI sdisp16)) (inv 1)))
1261
               (set (mem HI (and (add rma (ext SI sdisp16)) (inv 1))) (and rns #xffff)))
1262
     ((mep (unit u-use-gpr (in usereg rns))
1263
           (unit u-use-gpr (in usereg rma))
1264
           (unit u-exec))))
1265
 
1266
(dnci sw16 "store word (16 bit displacement)" ((STALL STORE))
1267
     "sw $rnl,$sdisp16($rma)"
1268
     (+ MAJ_12 rnl rma (f-sub4 10) sdisp16)
1269
     (sequence ()
1270
               (c-call "check_write_to_text" (and (add rma (ext SI sdisp16)) (inv 3)))
1271
               (set (mem SI (and (add rma (ext SI sdisp16)) (inv 3))) rnl))
1272
     ((mep (unit u-use-gpr (in usereg rnl))
1273
           (unit u-use-gpr (in usereg rma))
1274
           (unit u-exec))))
1275
 
1276
(dnci lb16 "load byte (16 bit displacement)" ((STALL LOAD) (LATENCY 2))
1277
     "lb $rnc,$sdisp16($rma)"
1278
     (+ MAJ_12 rnc rma (f-sub4 12) sdisp16)
1279
     (set rnc (ext SI (mem QI (add rma (ext SI sdisp16)))))
1280
     ((mep (unit u-use-gpr (in usereg rma))
1281
           (unit u-exec)
1282
           (unit u-load-gpr (out loadreg rnc)))))
1283
 
1284
(dnci lh16 "load half-word (16 bit displacement)" ((STALL LOAD) (LATENCY 2))
1285
     "lh $rns,$sdisp16($rma)"
1286
     (+ MAJ_12 rns rma (f-sub4 13) sdisp16)
1287
     (set rns (ext SI (mem HI (and (add rma (ext SI sdisp16)) (inv 1)))))
1288
     ((mep (unit u-use-gpr (in usereg rma))
1289
           (unit u-exec)
1290
           (unit u-load-gpr (out loadreg rns)))))
1291
 
1292
(dnci lw16 "load word (16 bit displacement)" ((STALL LOAD) (LATENCY 2))
1293
     "lw $rnl,$sdisp16($rma)"
1294
     (+ MAJ_12 rnl rma (f-sub4 14) sdisp16)
1295
     (set rnl (mem SI (and (add rma (ext SI sdisp16)) (inv 3))))
1296
     ((mep (unit u-use-gpr (in usereg rma))
1297
           (unit u-exec)
1298
           (unit u-load-gpr (out loadreg rnl)))))
1299
 
1300
(dnci lbu16 "load unsigned byte (16 bit displacement)" ((STALL LOAD) (LATENCY 2))
1301
     "lbu $rnuc,$sdisp16($rma)"
1302
     (+ MAJ_12 rnuc rma (f-sub4 11) sdisp16)
1303
     (set rnuc (zext SI (mem QI (add rma (ext SI sdisp16)))))
1304
     ((mep (unit u-use-gpr (in usereg rma))
1305
           (unit u-exec)
1306
           (unit u-load-gpr (out loadreg rnuc)))))
1307
 
1308
(dnci lhu16 "load unsigned half-word (16 bit displacement)" ((STALL LOAD) (LATENCY 2))
1309
     "lhu $rnus,$sdisp16($rma)"
1310
     (+ MAJ_12 rnus rma (f-sub4 15) sdisp16)
1311
     (set rnus (zext SI (mem HI (and (add rma (ext SI sdisp16)) (inv 1)))))
1312
     ((mep (unit u-use-gpr (in usereg rma))
1313
           (unit u-exec)
1314
           (unit u-load-gpr (out loadreg rnus)))))
1315
 
1316
(dnci sw24 "store word (24 bit absolute addressing)" ((STALL STORE))
1317
     "sw $rnl,($addr24a4)"
1318
     (+ MAJ_14 rnl addr24a4 (f-sub2 2))
1319
     (sequence ()
1320
               (c-call VOID "check_write_to_text" (zext SI addr24a4))
1321
               (set (mem SI (zext SI addr24a4)) rnl))
1322
     ((mep (unit u-use-gpr (in usereg rnl))
1323
           (unit u-exec))))
1324
 
1325
(dnci lw24 "load word (24 bit absolute addressing)" ((STALL LOAD) (LATENCY 2))
1326
     "lw $rnl,($addr24a4)"
1327
     (+ MAJ_14 rnl addr24a4 (f-sub2 3))
1328
     (set rnl (mem SI (zext SI addr24a4)))
1329
     ((mep (unit u-exec)
1330
           (unit u-load-gpr (out loadreg rnl)))))
1331
 
1332
 
1333
; Extension instructions.
1334
 
1335
(dnci extb "sign extend byte" ()
1336
     "extb $rn"
1337
     (+ MAJ_1 rn (f-rm 0) (f-sub4 13))
1338
     (set rn (ext SI (and QI rn #xff)))
1339
     ((mep (unit u-use-gpr (in usereg rn))
1340
           (unit u-exec))))
1341
 
1342
(dnci exth "sign extend half-word" ()
1343
     "exth $rn"
1344
     (+ MAJ_1 rn (f-rm 2) (f-sub4 13))
1345
     (set rn (ext SI (and HI rn #xffff)))
1346
     ((mep (unit u-use-gpr (in usereg rn))
1347
           (unit u-exec))))
1348
 
1349
(dnci extub "zero extend byte" ()
1350
     "extub $rn"
1351
     (+ MAJ_1 rn (f-rm 8) (f-sub4 13))
1352
     (set rn (zext SI (and rn #xff)))
1353
     ((mep (unit u-use-gpr (in usereg rn))
1354
           (unit u-exec))))
1355
 
1356
(dnci extuh "zero extend half-word" ()
1357
     "extuh $rn"
1358
     (+ MAJ_1 rn (f-rm 10) (f-sub4 13))
1359
     (set rn (zext SI (and rn #xffff)))
1360
     ((mep (unit u-use-gpr (in usereg rn))
1361
           (unit u-exec))))
1362
 
1363
 
1364
; Shift amount manipulation instructions.
1365
 
1366
(dnci ssarb "set sar to bytes" ((STALL SSARB) VOLATILE)
1367
     "ssarb $udisp2($rm)"
1368
     (+ MAJ_1 (f-4 0) (f-5 0) udisp2 rm (f-sub4 12))
1369
     (if (c-call BI "big_endian_p")
1370
         (set sar (zext SI (mul (and (add udisp2 rm) 3) 8)))
1371
         (set sar (sub 32 (zext SI (mul (and (add udisp2 rm) 3) 8)))))
1372
     ((mep (unit u-use-gpr (in usereg rm))
1373
           (unit u-exec))))
1374
 
1375
 
1376
; Move instructions.
1377
 
1378
(dnci mov "move" ()
1379
     "mov $rn,$rm"
1380
     (+ MAJ_0 rn rm (f-sub4 0))
1381
     (set rn rm)
1382
     ((mep (unit u-use-gpr (in usereg rm))
1383
           (unit u-exec))))
1384
 
1385
(dnci movi8 "move 8-bit immediate" ()
1386
     "mov $rn,$simm8"
1387
     (+ MAJ_5 rn simm8)
1388
     (set rn (ext SI simm8))
1389
     ())
1390
 
1391
(dnci movi16 "move 16-bit immediate" ()
1392
     "mov $rn,$simm16"
1393
     (+ MAJ_12 rn (f-rm 0) (f-sub4 1) simm16)
1394
     (set rn (ext SI simm16))
1395
     ())
1396
 
1397
(dnci movu24 "move 24-bit unsigned immediate" ()
1398
     "movu $rn3,$uimm24"
1399
     (+ MAJ_13 (f-4 0) rn3 uimm24)
1400
     (set rn3 (zext SI uimm24))
1401
     ())
1402
 
1403
(dnci movu16 "move 16-bit unsigned immediate" ()
1404
     "movu $rn,$uimm16"
1405
     (+ MAJ_12 rn (f-rm 1) (f-sub4 1) uimm16)
1406
     (set rn (zext SI uimm16))
1407
     ())
1408
 
1409
(dnci movh "move high 16-bit immediate" ()
1410
     "movh $rn,$uimm16"
1411
     (+ MAJ_12 rn (f-rm 2) (f-sub4 1) uimm16)
1412
     (set rn (sll uimm16 16))
1413
     ())
1414
 
1415
 
1416
; Arithmetic instructions.
1417
 
1418
(dnci add3 "add three registers" ()
1419
     "add3 $rl,$rn,$rm"
1420
     (+ MAJ_9 rn rm rl)
1421
     (set rl (add rn rm))
1422
     ((mep (unit u-use-gpr (in usereg rn))
1423
           (unit u-use-gpr (in usereg rm))
1424
           (unit u-exec))))
1425
 
1426
(dnci add "add" ()
1427
     "add $rn,$simm6"
1428
     (+ MAJ_6 rn simm6 (f-sub2 0))
1429
     (set rn (add rn (ext SI simm6)))
1430
     ((mep (unit u-use-gpr (in usereg rn))
1431
           (unit u-exec))))
1432
 
1433
(dnci add3i "add two registers and immediate" ()
1434
     "add3 $rn,$spr,$uimm7a4"
1435
     (+ MAJ_4 rn (f-8 0) uimm7a4 (f-sub2 0))
1436
     (set rn (add sp (zext SI uimm7a4)))
1437
     ((mep (unit u-use-gpr (in usereg sp))
1438
           (unit u-exec))))
1439
 
1440
(dnci advck3 "add overflow check" ((STALL ADVCK))
1441
     "advck3 \\$0,$rn,$rm"
1442
     (+ MAJ_0 rn rm (f-sub4 7))
1443
     (if (add-oflag rn rm 0)
1444
         (set r0 1)
1445
         (set r0 0))
1446
     ((mep (unit u-use-gpr (in usereg rn))
1447
           (unit u-use-gpr (in usereg rm))
1448
           (unit u-exec))))
1449
 
1450
(dnci sub "subtract" ()
1451
     "sub $rn,$rm"
1452
     (+ MAJ_0 rn rm (f-sub4 4))
1453
     (set rn (sub rn rm))
1454
     ((mep (unit u-use-gpr (in usereg rn))
1455
           (unit u-use-gpr (in usereg rm)))))
1456
 
1457
(dnci sbvck3 "subtraction overflow check" ((STALL ADVCK))
1458
     "sbvck3 \\$0,$rn,$rm"
1459
     (+ MAJ_0 rn rm (f-sub4 5))
1460
     (if (sub-oflag rn rm 0)
1461
         (set r0 1)
1462
         (set r0 0))
1463
     ((mep (unit u-use-gpr (in usereg rn))
1464
           (unit u-use-gpr (in usereg rm))
1465
           (unit u-exec))))
1466
 
1467
(dnci neg "negate" ()
1468
     "neg $rn,$rm"
1469
     (+ MAJ_0 rn rm (f-sub4 1))
1470
     (set rn (neg rm))
1471
     ((mep (unit u-use-gpr (in usereg rm))
1472
           (unit u-exec))))
1473
 
1474
(dnci slt3 "set if less than" ()
1475
     "slt3 \\$0,$rn,$rm"
1476
     (+ MAJ_0 rn rm (f-sub4 2))
1477
     (if (lt rn rm)
1478
         (set r0 1)
1479
         (set r0 0))
1480
     ((mep (unit u-use-gpr (in usereg rn))
1481
           (unit u-use-gpr (in usereg rm))
1482
           (unit u-exec))))
1483
 
1484
(dnci sltu3 "set less than unsigned" ()
1485
     "sltu3 \\$0,$rn,$rm"
1486
     (+ MAJ_0 rn rm (f-sub4 3))
1487
     (if (ltu rn rm)
1488
         (set r0 1)
1489
         (set r0 0))
1490
     ((mep (unit u-use-gpr (in usereg rn))
1491
           (unit u-use-gpr (in usereg rm))
1492
           (unit u-exec))))
1493
 
1494
(dnci slt3i "set if less than immediate" ()
1495
     "slt3 \\$0,$rn,$uimm5"
1496
     (+ MAJ_6 rn uimm5 (f-sub3 1))
1497
     (if (lt rn (zext SI uimm5))
1498
         (set r0 1)
1499
         (set r0 0))
1500
     ((mep (unit u-use-gpr (in usereg rn))
1501
           (unit u-exec))))
1502
 
1503
(dnci sltu3i "set if less than unsigned immediate" ()
1504
     "sltu3 \\$0,$rn,$uimm5"
1505
     (+ MAJ_6 rn uimm5 (f-sub3 5))
1506
     (if (ltu rn (zext SI uimm5))
1507
         (set r0 1)
1508
         (set r0 0))
1509
     ())
1510
 
1511
(dnci sl1ad3 "shift left one and add" ((STALL INT2))
1512
     "sl1ad3 \\$0,$rn,$rm"
1513
     (+ MAJ_2 rn rm (f-sub4 6))
1514
     (set r0 (add (sll rn 1) rm))
1515
     ((mep (unit u-use-gpr (in usereg rn))
1516
           (unit u-use-gpr (in usereg rm))
1517
           (unit u-exec))))
1518
 
1519
(dnci sl2ad3 "shift left two and add" ((STALL INT2))
1520
     "sl2ad3 \\$0,$rn,$rm"
1521
     (+ MAJ_2 rn rm (f-sub4 7))
1522
     (set r0 (add (sll rn 2) rm))
1523
     ((mep (unit u-use-gpr (in usereg rn))
1524
           (unit u-use-gpr (in usereg rm))
1525
           (unit u-exec))))
1526
 
1527
(dnci add3x "three operand add (extended)" ()
1528
     "add3 $rn,$rm,$simm16"
1529
     (+ MAJ_12 rn rm (f-sub4 0) simm16)
1530
     (set rn (add rm (ext SI simm16)))
1531
     ((mep (unit u-use-gpr (in usereg rm))
1532
           (unit u-exec))))
1533
 
1534
(dnci slt3x "set if less than (extended)" ()
1535
     "slt3 $rn,$rm,$simm16"
1536
     (+ MAJ_12 rn rm (f-sub4 2) simm16)
1537
     (if (lt rm (ext SI simm16))
1538
         (set rn 1)
1539
         (set rn 0))
1540
     ((mep (unit u-use-gpr (in usereg rm))
1541
           (unit u-exec))))
1542
 
1543
(dnci sltu3x "set if less than unsigned (extended)" ()
1544
     "sltu3 $rn,$rm,$uimm16"
1545
     (+ MAJ_12 rn rm (f-sub4 3) uimm16)
1546
     (if (ltu rm (zext SI uimm16))
1547
         (set rn 1)
1548
         (set rn 0))
1549
     ((mep (unit u-use-gpr (in usereg rm))
1550
           (unit u-exec))))
1551
 
1552
 
1553
; Logical instructions.
1554
 
1555
(dnci or "bitwise or" ()
1556
     "or $rn,$rm"
1557
     (+ MAJ_1 rn rm (f-sub4 0))
1558
     (set rn (or rn rm))
1559
     ((mep (unit u-use-gpr (in usereg rn))
1560
           (unit u-use-gpr (in usereg rm))
1561
           (unit u-exec))))
1562
 
1563
(dnci and "bitwise and" ()
1564
     "and $rn,$rm"
1565
     (+ MAJ_1 rn rm (f-sub4 1))
1566
     (set rn (and rn rm))
1567
     ((mep (unit u-use-gpr (in usereg rn))
1568
           (unit u-use-gpr (in usereg rm))
1569
           (unit u-exec))))
1570
 
1571
(dnci xor "bitwise exclusive or" ()
1572
     "xor $rn,$rm"
1573
     (+ MAJ_1 rn rm (f-sub4 2))
1574
     (set rn (xor rn rm))
1575
     ((mep (unit u-use-gpr (in usereg rn))
1576
           (unit u-use-gpr (in usereg rm))
1577
           (unit u-exec))))
1578
 
1579
(dnci nor "bitwise negated or" ()
1580
     "nor $rn,$rm"
1581
     (+ MAJ_1 rn rm (f-sub4 3))
1582
     (set rn (inv (or rn rm)))
1583
     ((mep (unit u-use-gpr (in usereg rn))
1584
           (unit u-use-gpr (in usereg rm))
1585
           (unit u-exec))))
1586
 
1587
(dnci or3 "or three operand" ()
1588
     "or3 $rn,$rm,$uimm16"
1589
     (+ MAJ_12 rn rm (f-sub4 4) uimm16)
1590
     (set rn (or rm (zext SI uimm16)))
1591
     ((mep (unit u-use-gpr (in usereg rm))
1592
           (unit u-exec))))
1593
 
1594
(dnci and3 "and three operand" ()
1595
     "and3 $rn,$rm,$uimm16"
1596
     (+ MAJ_12 rn rm (f-sub4 5) uimm16)
1597
     (set rn (and rm (zext SI uimm16)))
1598
     ((mep (unit u-use-gpr (in usereg rm))
1599
           (unit u-exec))))
1600
 
1601
(dnci xor3 "exclusive or three operand" ()
1602
     "xor3 $rn,$rm,$uimm16"
1603
     (+ MAJ_12 rn rm (f-sub4 6) uimm16)
1604
     (set rn (xor rm (zext SI uimm16)))
1605
     ((mep (unit u-use-gpr (in usereg rm))
1606
           (unit u-exec))))
1607
 
1608
 
1609
; Shift instructions.
1610
 
1611
(dnci sra "shift right arithmetic" ((STALL INT2))
1612
     "sra $rn,$rm"
1613
     (+ MAJ_2 rn rm (f-sub4 13))
1614
     (set rn (sra rn (and rm #x1f)))
1615
     ((mep (unit u-use-gpr (in usereg rn))
1616
           (unit u-use-gpr (in usereg rm))
1617
           (unit u-exec))))
1618
 
1619
(dnci srl "shift right logical" ((STALL INT2))
1620
     "srl $rn,$rm"
1621
     (+ MAJ_2 rn rm (f-sub4 12))
1622
     (set rn (srl rn (and rm #x1f)))
1623
     ((mep (unit u-use-gpr (in usereg rn))
1624
           (unit u-use-gpr (in usereg rm))
1625
           (unit u-exec))))
1626
 
1627
(dnci sll "shift left logical" ((STALL INT2))
1628
     "sll $rn,$rm"
1629
     (+ MAJ_2 rn rm (f-sub4 14))
1630
     (set rn (sll rn (and rm #x1f)))
1631
     ((mep (unit u-use-gpr (in usereg rn))
1632
           (unit u-use-gpr (in usereg rm))
1633
           (unit u-exec))))
1634
 
1635
(dnci srai "shift right arithmetic (immediate)" ((STALL SHIFTI))
1636
     "sra $rn,$uimm5"
1637
     (+ MAJ_6 rn uimm5 (f-sub3 3))
1638
     (set rn (sra rn uimm5))
1639
     ((mep (unit u-use-gpr (in usereg rn))
1640
           (unit u-exec))))
1641
 
1642
(dnci srli "shift right logical (immediate)" ((STALL SHIFTI))
1643
     "srl $rn,$uimm5"
1644
     (+ MAJ_6 rn uimm5 (f-sub3 2))
1645
     (set rn (srl rn uimm5))
1646
     ((mep (unit u-use-gpr (in usereg rn))
1647
           (unit u-exec))))
1648
 
1649
(dnci slli "shift left logical (immediate)" ((STALL SHIFTI))
1650
     "sll $rn,$uimm5"
1651
     (+ MAJ_6 rn uimm5 (f-sub3 6))
1652
     (set rn (sll rn uimm5))
1653
     ((mep (unit u-use-gpr (in usereg rn))
1654
           (unit u-exec))))
1655
 
1656
(dnci sll3 "three-register shift left logical" ((STALL INT2))
1657
     "sll3 \\$0,$rn,$uimm5"
1658
     (+ MAJ_6 rn uimm5 (f-sub3 7))
1659
     (set r0 (sll rn uimm5))
1660
     ((mep (unit u-use-gpr (in usereg rn))
1661
           (unit u-exec))))
1662
 
1663
(dnci fsft "field shift" ((STALL FSFT) VOLATILE)
1664
     "fsft $rn,$rm"
1665
     (+ MAJ_2 rn rm (f-sub4 15))
1666
     (sequence ((DI temp) (QI shamt))
1667
               (set shamt (and sar #x3f))
1668
               (set temp (sll (or (sll (zext DI rn) 32) (zext DI rm)) shamt))
1669
               (set rn (subword SI (srl temp 32) 1)))
1670
     ((mep (unit u-use-gpr (in usereg rn))
1671
           (unit u-use-gpr (in usereg rm))
1672
           (unit u-exec))))
1673
 
1674
 
1675
; Branch/jump instructions.
1676
 
1677
(dnci bra "branch" (RELAXABLE)
1678
     "bra $pcrel12a2"
1679
     (+ MAJ_11 pcrel12a2 (f-15 0))
1680
     (set-vliw-alignment-modified pc pcrel12a2)
1681
     ((mep (unit u-branch)
1682
           (unit u-exec))))
1683
 
1684
(dnci beqz "branch if equal zero" (RELAXABLE)
1685
     "beqz $rn,$pcrel8a2"
1686
     (+ MAJ_10 rn pcrel8a2 (f-15 0))
1687
     (if (eq rn 0)
1688
         (set-vliw-alignment-modified pc pcrel8a2))
1689
     ((mep (unit u-use-gpr (in usereg rn))
1690
           (unit u-exec)
1691
           (unit u-branch))))
1692
 
1693
(dnci bnez "branch if not equal zero" (RELAXABLE)
1694
     "bnez $rn,$pcrel8a2"
1695
     (+ MAJ_10 rn pcrel8a2 (f-15 1))
1696
     (if (ne rn 0)
1697
         (set-vliw-alignment-modified pc pcrel8a2))
1698
     ((mep (unit u-use-gpr (in usereg rn))
1699
           (unit u-exec)
1700
           (unit u-branch))))
1701
 
1702
(dnci beqi "branch equal immediate" (RELAXABLE)
1703
     "beqi $rn,$uimm4,$pcrel17a2"
1704
     (+ MAJ_14 rn uimm4 (f-sub4 0) pcrel17a2)
1705
     (if (eq rn (zext SI uimm4))
1706
         (set-vliw-alignment-modified pc pcrel17a2))
1707
     ((mep (unit u-use-gpr (in usereg rn))
1708
           (unit u-exec)
1709
           (unit u-branch))))
1710
 
1711
(dnci bnei "branch not equal immediate" (RELAXABLE)
1712
     "bnei $rn,$uimm4,$pcrel17a2"
1713
     (+ MAJ_14 rn uimm4 (f-sub4 4) pcrel17a2)
1714
     (if (ne rn (zext SI uimm4))
1715
         (set-vliw-alignment-modified pc pcrel17a2))
1716
     ((mep (unit u-use-gpr (in usereg rn))
1717
           (unit u-exec)
1718
           (unit u-branch))))
1719
 
1720
(dnci blti "branch less than immediate" (RELAXABLE)
1721
     "blti $rn,$uimm4,$pcrel17a2"
1722
     (+ MAJ_14 rn uimm4 (f-sub4 12) pcrel17a2)
1723
     (if (lt rn (zext SI uimm4))
1724
         (set-vliw-alignment-modified pc pcrel17a2))
1725
     ((mep (unit u-use-gpr (in usereg rn))
1726
           (unit u-exec)
1727
           (unit u-branch))))
1728
 
1729
(dnci bgei "branch greater than immediate" (RELAXABLE)
1730
     "bgei $rn,$uimm4,$pcrel17a2"
1731
     (+ MAJ_14 rn uimm4 (f-sub4 8) pcrel17a2)
1732
     (if (ge rn (zext SI uimm4))
1733
         (set-vliw-alignment-modified pc pcrel17a2))
1734
     ((mep (unit u-use-gpr (in usereg rn))
1735
           (unit u-exec)
1736
           (unit u-branch))))
1737
 
1738
(dnci beq "branch equal" ()
1739
     "beq $rn,$rm,$pcrel17a2"
1740
     (+ MAJ_14 rn rm (f-sub4 1) pcrel17a2)
1741
     (if (eq rn rm)
1742
         (set-vliw-alignment-modified pc pcrel17a2))
1743
     ((mep (unit u-use-gpr (in usereg rn))
1744
           (unit u-use-gpr (in usereg rm))
1745
           (unit u-exec)
1746
           (unit u-branch))))
1747
 
1748
(dnci bne "branch not equal" ()
1749
     "bne $rn,$rm,$pcrel17a2"
1750
     (+ MAJ_14 rn rm (f-sub4 5) pcrel17a2)
1751
     (if (ne rn rm)
1752
         (set-vliw-alignment-modified pc pcrel17a2))
1753
     ((mep (unit u-use-gpr (in usereg rn))
1754
           (unit u-use-gpr (in usereg rm))
1755
           (unit u-exec)
1756
           (unit u-branch))))
1757
 
1758
(dnci bsr12 "branch to subroutine (12 bit displacement)" (RELAXABLE)
1759
     "bsr $pcrel12a2"
1760
     (+ MAJ_11 pcrel12a2 (f-15 1))
1761
     (sequence ()
1762
               (cg-profile pc pcrel12a2)
1763
               (set-vliw-modified-pcrel-offset lp 2 4 8)
1764
               (set-vliw-alignment-modified pc pcrel12a2))
1765
     ((mep (unit u-exec)
1766
           (unit u-branch))))
1767
 
1768
(dnci bsr24 "branch to subroutine (24 bit displacement)" ()
1769
     "bsr $pcrel24a2"
1770
     (+ MAJ_13 (f-4 1) (f-sub4 9) pcrel24a2)
1771
     (sequence ()
1772
               (cg-profile pc pcrel24a2)
1773
               (set-vliw-modified-pcrel-offset lp 4 4 8)
1774
               (set-vliw-alignment-modified pc pcrel24a2))
1775
     ((mep (unit u-exec)
1776
           (unit u-branch))))
1777
 
1778
(dnci jmp "jump" ()
1779
     "jmp $rm"
1780
     (+ MAJ_1 (f-rn 0) rm (f-sub4 14))
1781
     (sequence ()
1782
               (if (eq (get-psw.om) 0)
1783
                   ;; core mode
1784
                   (if (get-rm.lsb)
1785
                       (sequence ()
1786
                                 (set-psw.om 1) ;; enter VLIW mode
1787
                                 (set-vliw-aliignment-modified-by-option pc rm))
1788
                       (set pc (and rm (inv 1))))
1789
                   ;; VLIW mode
1790
                   (if (get-rm.lsb)
1791
                       (sequence ()
1792
                                 (set-psw.om 0) ;; enter core mode
1793
                                 (set pc (and rm (inv 1))))
1794
                       (set-vliw-aliignment-modified-by-option pc rm)))
1795
               (cg-profile-jump pc rm))
1796
     ((mep (unit u-use-gpr (in usereg rm))
1797
           (unit u-exec)
1798
           (unit u-branch))))
1799
 
1800
(dnci jmp24 "jump (24 bit target)" ()
1801
     "jmp $pcabs24a2"
1802
     (+ MAJ_13 (f-4 1) (f-sub4 8) pcabs24a2)
1803
     (sequence ()
1804
               (set-vliw-alignment-modified pc (or (and pc #xf0000000) pcabs24a2))
1805
               (cg-profile-jump pc pcabs24a2))
1806
     ((mep (unit u-exec)
1807
           (unit u-branch))))
1808
 
1809
(dnci jsr "jump to subroutine" ()
1810
     "jsr $rm"
1811
     (+ MAJ_1 (f-rn 0) rm (f-sub4 15))
1812
     (sequence ()
1813
               (cg-profile pc rm)
1814
               (set-vliw-modified-pcrel-offset lp 2 4 8)
1815
               (set-vliw-alignment-modified pc rm))
1816
     ((mep (unit u-use-gpr (in usereg rm))
1817
           (unit u-exec)
1818
           (unit u-branch))))
1819
 
1820
(dnci ret "return from subroutine" ((STALL RET))
1821
     "ret"
1822
     (+ MAJ_7 (f-rn 0) (f-rm 0) (f-sub4 2))
1823
     (sequence ()
1824
               (if (eq (get-psw.om) 0)
1825
                   ;; core mode
1826
                   (if (get-lp.ltom) ;; link-pointer "toggle mode" bit
1827
                       (sequence ()
1828
                                 (set-psw.om 1) ;; enter VLIW mode
1829
                                 (set-vliw-aliignment-modified-by-option pc lp))
1830
                       (set pc (and lp (inv 1))))
1831
                   ;; VLIW mode
1832
                   (if (get-lp.ltom) ;; link-pointer "toggle mode" bit
1833
                       (sequence ()
1834
                                 (set-psw.om 0) ;; enter VLIW mode
1835
                                 (set pc (and lp (inv 1))))
1836
                       (set-vliw-aliignment-modified-by-option pc lp)))
1837
               (c-call VOID "notify_ret" pc))
1838
     ((mep (unit u-exec)
1839
           (unit u-branch))))
1840
 
1841
 
1842
; Repeat instructions.
1843
 
1844
(dnci repeat "repeat specified repeat block" ()
1845
     "repeat $rn,$pcrel17a2"
1846
     (+ MAJ_14 rn (f-rm 0) (f-sub4 9) pcrel17a2)
1847
     (sequence ()
1848
               (set-vliw-modified-pcrel-offset (reg h-csr 4) 4 4 8)
1849
               (set-vliw-alignment-modified (reg h-csr 5) pcrel17a2)
1850
               (set (reg h-csr 6) rn))
1851
     ((mep (unit u-use-gpr (in usereg rn))
1852
           (unit u-exec))))
1853
 
1854
(dnci erepeat "endless repeat" ()
1855
     "erepeat $pcrel17a2"
1856
     (+ MAJ_14 (f-rn 0) (f-rm 1) (f-sub4 9) pcrel17a2)
1857
     (sequence ()
1858
               (set-vliw-modified-pcrel-offset (reg h-csr 4) 4 4 8)
1859
               (set-vliw-alignment-modified (reg h-csr 5) pcrel17a2)
1860
               (set-rpe.elr 1)
1861
               ; rpc may be undefined for erepeat
1862
               ; use 1 to trigger repeat logic in the sim's main loop
1863
               (set (reg h-csr 6) 1))
1864
     ())
1865
 
1866
 
1867
; Control instructions.
1868
 
1869
;; special store variants
1870
 
1871
(dnci stc_lp "store to control register lp" ((STALL STC))
1872
      "stc $rn,\\$lp"
1873
      (+ MAJ_7 rn (f-csrn-lo 1) (f-csrn-hi 0) (f-12 1) (f-13 0) (f-14 0))
1874
      (set lp rn)
1875
      ((mep (unit u-use-gpr (in usereg rn))
1876
            (unit u-store-ctrl-reg (out storereg lp))
1877
            (unit u-exec))))
1878
 
1879
(dnci stc_hi "store to control register hi" ((STALL STC))
1880
      "stc $rn,\\$hi"
1881
      (+ MAJ_7 rn (f-csrn-lo 7) (f-csrn-hi 0) (f-12 1) (f-13 0) (f-14 0))
1882
      (set hi rn)
1883
      ((mep (unit u-use-gpr (in usereg rn))
1884
            (unit u-store-ctrl-reg (out storereg hi))
1885
            (unit u-exec))))
1886
 
1887
(dnci stc_lo "store to control register lo" ((STALL STC))
1888
      "stc $rn,\\$lo"
1889
      (+ MAJ_7 rn (f-csrn-lo 8) (f-csrn-hi 0) (f-12 1) (f-13 0) (f-14 0))
1890
      (set lo rn)
1891
      ((mep (unit u-use-gpr (in usereg rn))
1892
            (unit u-store-ctrl-reg (out storereg lo))
1893
            (unit u-exec))))
1894
 
1895
;; general store
1896
 
1897
(dnci stc "store to control register" (VOLATILE (STALL STC))
1898
     "stc $rn,$csrn"
1899
     (+ MAJ_7 rn csrn (f-12 1) (f-13 0) (f-14 0))
1900
     (set csrn rn)
1901
     ((mep (unit u-use-gpr (in usereg rn))
1902
           (unit u-store-ctrl-reg (out storereg csrn))
1903
           (unit u-exec))))
1904
 
1905
;; special load variants
1906
 
1907
(dnci ldc_lp "load from control register lp" ((STALL LDC))
1908
      "ldc $rn,\\$lp"
1909
      (+ MAJ_7 rn (f-csrn-lo 1) (f-csrn-hi 0) (f-12 1) (f-13 0) (f-14 1))
1910
      (set rn lp)
1911
      ((mep (unit u-use-ctrl-reg (in usereg lp))
1912
            (unit u-exec)
1913
            (unit u-load-gpr (out loadreg rn)))))
1914
 
1915
 
1916
(dnci ldc_hi "load from control register hi" ((STALL LDC))
1917
      "ldc $rn,\\$hi"
1918
      (+ MAJ_7 rn (f-csrn-lo 7) (f-csrn-hi 0) (f-12 1) (f-13 0) (f-14 1))
1919
      (set rn hi)
1920
      ((mep (unit u-use-ctrl-reg (in usereg hi))
1921
            (unit u-exec)
1922
            (unit u-load-gpr (out loadreg rn)))))
1923
 
1924
(dnci ldc_lo "load from control register lo" ((STALL LDC))
1925
      "ldc $rn,\\$lo"
1926
      (+ MAJ_7 rn (f-csrn-lo 8) (f-csrn-hi 0) (f-12 1) (f-13 0) (f-14 1))
1927
      (set rn lo)
1928
      ((mep (unit u-use-ctrl-reg (in usereg lo))
1929
            (unit u-exec)
1930
            (unit u-load-gpr (out loadreg rn)))))
1931
 
1932
;; general load
1933
 
1934
(dnci ldc "load from control register" (VOLATILE (STALL LDC) (LATENCY 2))
1935
     "ldc $rn,$csrn"
1936
     (+ MAJ_7 rn csrn (f-12 1) (f-13 0) (f-14 1))
1937
     (if (eq (ifield f-csrn) 0)
1938
         ;; loading from the pc
1939
         (set-vliw-modified-pcrel-offset rn 2 4 8)
1940
         ;; loading from something else
1941
         (set rn csrn))
1942
      ((mep (unit u-use-ctrl-reg (in usereg csrn))
1943
            (unit u-exec)
1944
            (unit u-load-gpr (out loadreg rn)))))
1945
 
1946
(dnci di "disable interrupt" (VOLATILE)
1947
     "di"
1948
     (+ MAJ_7 (f-rn 0) (f-rm 0) (f-sub4 0))
1949
     ; clear psw.iec
1950
     (set psw (sll (srl psw 1) 1))
1951
     ())
1952
 
1953
(dnci ei "enable interrupt" (VOLATILE)
1954
     "ei"
1955
     (+ MAJ_7 (f-rn 0) (f-rm 1) (f-sub4 0))
1956
     ; set psw.iec
1957
     (set psw (or psw 1))
1958
     ())
1959
 
1960
(dnci reti "return from interrupt" ((STALL RET))
1961
     "reti"
1962
     (+ MAJ_7 (f-rn 0) (f-rm 1) (f-sub4 2))
1963
     (if (eq (get-psw.om) 0)
1964
         ;; core operation mode
1965
         (if (get-psw.nmi)
1966
             ;; return from NMI
1967
             (if (get-npc.ntom)
1968
                 ;; return in VLIW operation mode
1969
                 (sequence ()
1970
                           (set-psw.om 1)
1971
                           (set-vliw-aliignment-modified-by-option pc npc)
1972
                           (set-psw.nmi 0))
1973
                 ;; return in core mode
1974
                 (sequence ()
1975
                           (set pc (and npc (inv 1)))
1976
                           (set-psw.nmi 0)))
1977
             ;; return from non-NMI
1978
             (if (get-epc.etom)
1979
                 ;; return in VLIW mode
1980
                 (sequence ()
1981
                           (set-psw.om 1)
1982
                           (set-vliw-aliignment-modified-by-option pc epc)
1983
                           (set-psw.umc (get-psw.ump))
1984
                           (set-psw.iec (get-psw.iep)))
1985
                 ;; return in core mode
1986
                 (sequence ()
1987
                           (set pc (and epc (inv 1)))
1988
                           (set-psw.umc (get-psw.ump))
1989
                           (set-psw.iec (get-psw.iep)))))
1990
         ;; VLIW operation mode
1991
         ;; xxx undefined
1992
         (nop))
1993
     ((mep (unit u-exec)
1994
           (unit u-branch))))
1995
 
1996
(dnci halt "halt pipeline" (VOLATILE)
1997
     "halt"
1998
     (+ MAJ_7 (f-rn 0) (f-rm 2) (f-sub4 2))
1999
     ; set psw.halt
2000
     (set (raw-reg h-csr 16) (or psw (sll 1 11)))
2001
     ())
2002
 
2003
(dnci sleep "sleep pipeline" (VOLATILE)
2004
     "sleep"
2005
     (+ MAJ_7 (f-rn 0) (f-rm 6) (f-sub4 2))
2006
     (c-call VOID "do_sleep")
2007
     ())
2008
 
2009
(dnci swi "software interrupt" (MAY_TRAP VOLATILE)
2010
     "swi $uimm2"
2011
     (+ MAJ_7 (f-rn 0) (f-8 0) (f-9 0) uimm2 (f-sub4 6))
2012
     (cond
2013
      ((eq uimm2 0) (set exc (or exc (sll 1 4))))
2014
      ((eq uimm2 1) (set exc (or exc (sll 1 5))))
2015
      ((eq uimm2 2) (set exc (or exc (sll 1 6))))
2016
      ((eq uimm2 3) (set exc (or exc (sll 1 7)))))
2017
     ())
2018
 
2019
(dnci break "break exception" (MAY_TRAP VOLATILE)
2020
     "break"
2021
     (+ MAJ_7 (f-rn 0) (f-rm 3) (f-sub4 2))
2022
     (set pc (c-call USI "break_exception" pc))
2023
     ((mep (unit u-exec)
2024
           (unit u-branch))))
2025
 
2026
(dnci syncm "synchronise with memory" (VOLATILE)
2027
     "syncm"
2028
     (+ MAJ_7 (f-rn 0) (f-rm 1) (f-sub4 1))
2029
     (unimp "syncm")
2030
     ())
2031
 
2032
(dnci stcb "store in control bus space" (VOLATILE (STALL STCB))
2033
     "stcb $rn,$uimm16"
2034
     (+ MAJ_15 rn (f-rm 0) (f-sub4 4) uimm16)
2035
     (c-call VOID "do_stcb" rn uimm16)
2036
     ((mep (unit u-use-gpr (in usereg rn))
2037
           (unit u-exec)
2038
           (unit u-stcb))))
2039
 
2040
(dnci ldcb "load from control bus space" (VOLATILE (STALL LDCB) (LATENCY 3))
2041
     "ldcb $rn,$uimm16"
2042
     (+ MAJ_15 rn (f-rm 1) (f-sub4 4) uimm16)
2043
     (set rn (c-call SI "do_ldcb" uimm16))
2044
      ((mep (unit u-ldcb)
2045
            (unit u-exec)
2046
            (unit u-ldcb-gpr (out loadreg rn)))))
2047
 
2048
 
2049
; Bit manipulation instructions.
2050
; The following instructions become the reserved instruction when the
2051
; bit manipulation option is off.
2052
 
2053
(dnci bsetm "set bit in memory" (OPTIONAL_BIT_INSN)
2054
     "bsetm ($rma),$uimm3"
2055
     (+ MAJ_2 (f-4 0) uimm3 rma (f-sub4 0))
2056
     (sequence ()
2057
               (c-call "check_option_bit" pc)
2058
               (set (mem UQI rma) (or (mem UQI rma) (sll 1 uimm3))))
2059
     ((mep (unit u-use-gpr (in usereg rma))
2060
           (unit u-exec))))
2061
 
2062
(dnci bclrm "clear bit in memory" (OPTIONAL_BIT_INSN)
2063
     "bclrm ($rma),$uimm3"
2064
     (+ MAJ_2 (f-4 0) uimm3 rma (f-sub4 1))
2065
     (sequence ()
2066
               (c-call "check_option_bit" pc)
2067
               (set (mem UQI rma) (and (mem UQI rma) (inv (sll 1 uimm3)))))
2068
     ((mep (unit u-use-gpr (in usereg rma))
2069
           (unit u-exec))))
2070
 
2071
(dnci bnotm "toggle bit in memory" (OPTIONAL_BIT_INSN)
2072
     "bnotm ($rma),$uimm3"
2073
     (+ MAJ_2 (f-4 0) uimm3 rma (f-sub4 2))
2074
     (sequence ()
2075
               (c-call "check_option_bit" pc)
2076
               (set (mem UQI rma) (xor (mem UQI rma) (sll 1 uimm3))))
2077
     ((mep (unit u-use-gpr (in usereg rma))
2078
           (unit u-exec))))
2079
 
2080
(dnci btstm "test bit in memory" (OPTIONAL_BIT_INSN)
2081
     "btstm \\$0,($rma),$uimm3"
2082
     (+ MAJ_2 (f-4 0) uimm3 rma (f-sub4 3))
2083
     (sequence ()
2084
               (c-call "check_option_bit" pc)
2085
               (set r0 (zext SI (and UQI (mem UQI rma) (sll 1 uimm3)))))
2086
     ((mep (unit u-use-gpr (in usereg rma))
2087
           (unit u-exec))))
2088
 
2089
(dnci tas "test and set" (OPTIONAL_BIT_INSN)
2090
     "tas $rn,($rma)"
2091
     (+ MAJ_2 rn rma (f-sub4 4))
2092
     (sequence ((SI result))
2093
               (c-call "check_option_bit" pc)
2094
               (set result (zext SI (mem UQI rma)))
2095
               (set (mem UQI rma) 1)
2096
               (set rn result))
2097
     ((mep (unit u-use-gpr (in usereg rma))
2098
           (unit u-exec))))
2099
 
2100
 
2101
; Data cache instruction.
2102
 
2103
(dnci cache "cache operations" (VOLATILE)
2104
     "cache $cimm4,($rma)"
2105
     (+ MAJ_7 cimm4 rma (f-sub4 4))
2106
     (c-call VOID "do_cache" cimm4 rma pc)
2107
     ((mep (unit u-use-gpr (in usereg rma))
2108
           (unit u-exec))))
2109
 
2110
 
2111
; Multiply instructions.
2112
; These instructions become the RI when the 32-bit multiply
2113
; instruction option is off.
2114
 
2115
(dnci mul "multiply" (OPTIONAL_MUL_INSN (STALL MUL))
2116
     "mul $rn,$rm"
2117
     (+ MAJ_1 rn rm (f-sub4 4))
2118
     (sequence ((DI result))
2119
               (c-call "check_option_mul" pc)
2120
               (set result (mul (ext DI rn) (ext DI rm)))
2121
               (set hi (subword SI result 0))
2122
               (set lo (subword SI result 1)))
2123
     ((mep (unit u-use-gpr (in usereg rn))
2124
           (unit u-use-gpr (in usereg rm))
2125
           (unit u-exec)
2126
           (unit u-multiply))))
2127
 
2128
(dnci mulu "multiply unsigned" (OPTIONAL_MUL_INSN (STALL MUL))
2129
     "mulu $rn,$rm"
2130
     (+ MAJ_1 rn rm (f-sub4 5))
2131
     (sequence ((DI result))
2132
               (c-call "check_option_mul" pc)
2133
               (set result (mul (zext UDI rn) (zext UDI rm)))
2134
               (set hi (subword SI result 0))
2135
               (set lo (subword SI result 1)))
2136
     ((mep (unit u-use-gpr (in usereg rn))
2137
           (unit u-use-gpr (in usereg rm))
2138
           (unit u-exec)
2139
           (unit u-multiply))))
2140
 
2141
(dnci mulr "multiply, lo -> reg" (OPTIONAL_MUL_INSN (STALL MULR) (LATENCY 3))
2142
     "mulr $rn,$rm"
2143
     (+ MAJ_1 rn rm (f-sub4 6))
2144
     (sequence ((DI result))
2145
               (c-call "check_option_mul" pc)
2146
               (set result (mul (ext DI rn) (ext DI rm)))
2147
               (set hi (subword SI result 0))
2148
               (set lo (subword SI result 1))
2149
               (set rn (subword SI result 1)))
2150
     ((mep (unit u-use-gpr (in usereg rn))
2151
           (unit u-use-gpr (in usereg rm))
2152
           (unit u-exec)
2153
           (unit u-multiply)
2154
           (unit u-mul-gpr (out resultreg rn)))))
2155
 
2156
(dnci mulru "multiply unsigned, lo -> reg" (OPTIONAL_MUL_INSN (STALL MULR) (LATENCY 3))
2157
     "mulru $rn,$rm"
2158
     (+ MAJ_1 rn rm (f-sub4 7))
2159
     (sequence ((DI result))
2160
               (c-call "check_option_mul" pc)
2161
               (set result (mul (zext UDI rn) (zext UDI rm)))
2162
               (set hi (subword SI result 0))
2163
               (set lo (subword SI result 1))
2164
               (set rn (subword SI result 1)))
2165
     ((mep (unit u-use-gpr (in usereg rn))
2166
           (unit u-use-gpr (in usereg rm))
2167
           (unit u-exec)
2168
           (unit u-multiply)
2169
           (unit u-mul-gpr (out resultreg rn)))))
2170
 
2171
(dnci madd "multiply accumulate" (OPTIONAL_MUL_INSN (STALL MUL))
2172
     "madd $rn,$rm"
2173
     (+ MAJ_15 rn rm (f-sub4 1) (f-16u16 #x3004))
2174
     (sequence ((DI result))
2175
               (c-call "check_option_mul" pc)
2176
               (set result (or (sll (zext DI hi) 32) (zext DI lo)))
2177
               (set result (add result (mul (ext DI rn) (ext DI rm))))
2178
               (set hi (subword SI result 0))
2179
               (set lo (subword SI result 1)))
2180
     ((mep (unit u-use-gpr (in usereg rn))
2181
           (unit u-use-gpr (in usereg rm))
2182
           (unit u-exec)
2183
           (unit u-multiply))))
2184
 
2185
(dnci maddu "multiply accumulate unsigned" (OPTIONAL_MUL_INSN (STALL MUL))
2186
     "maddu $rn,$rm"
2187
     (+ MAJ_15 rn rm (f-sub4 1) (f-16u16 #x3005))
2188
     (sequence ((DI result))
2189
               (c-call "check_option_mul" pc)
2190
               (set result (or (sll (zext DI hi) 32) (zext DI lo)))
2191
               (set result (add result (mul (zext UDI rn) (zext UDI rm))))
2192
               (set hi (subword SI result 0))
2193
               (set lo (subword SI result 1)))
2194
     ((mep (unit u-use-gpr (in usereg rn))
2195
           (unit u-use-gpr (in usereg rm))
2196
           (unit u-exec)
2197
           (unit u-multiply))))
2198
 
2199
 
2200
(dnci maddr "multiply accumulate, lo -> reg" (OPTIONAL_MUL_INSN (STALL MULR) (LATENCY 3))
2201
     "maddr $rn,$rm"
2202
     (+ MAJ_15 rn rm (f-sub4 1) (f-16u16 #x3006))
2203
     (sequence ((DI result))
2204
               (c-call "check_option_mul" pc)
2205
               (set result (or (sll (zext DI hi) 32) (zext DI lo)))
2206
               (set result (add result (mul (ext DI rn) (ext DI rm))))
2207
               (set hi (subword SI result 0))
2208
               (set lo (subword SI result 1))
2209
               (set rn (subword SI result 1)))
2210
     ((mep (unit u-use-gpr (in usereg rn))
2211
           (unit u-use-gpr (in usereg rm))
2212
           (unit u-exec)
2213
           (unit u-multiply)
2214
           (unit u-mul-gpr (out resultreg rn)))))
2215
 
2216
(dnci maddru "multiple accumulate unsigned, lo -> reg" (OPTIONAL_MUL_INSN (STALL MULR) (LATENCY 3))
2217
     "maddru $rn,$rm"
2218
     (+ MAJ_15 rn rm (f-sub4 1) (f-16u16 #x3007))
2219
     (sequence ((DI result))
2220
               (c-call "check_option_mul" pc)
2221
               (set result (or (sll (zext DI hi) 32) (zext DI lo)))
2222
               (set result (add result (mul (zext UDI rn) (zext UDI rm))))
2223
               (set hi (subword SI result 0))
2224
               (set lo (subword SI result 1))
2225
               (set rn (subword SI result 1)))
2226
     ((mep (unit u-use-gpr (in usereg rn))
2227
           (unit u-use-gpr (in usereg rm))
2228
           (unit u-exec)
2229
           (unit u-multiply)
2230
           (unit u-mul-gpr (out resultreg rn)))))
2231
 
2232
 
2233
; Divide instructions.
2234
; These instructions become the RI when the 32-bit divide instruction
2235
; option is off.
2236
 
2237
(dnci div "divide" (OPTIONAL_DIV_INSN (STALL DIV) (LATENCY 34) MAY_TRAP)
2238
     "div $rn,$rm"
2239
     (+ MAJ_1 rn rm (f-sub4 8))
2240
     (sequence ()
2241
               (c-call "check_option_div" pc)
2242
               (if (eq rm 0)
2243
                   (set pc (c-call USI "zdiv_exception" pc))
2244
                   ; Special case described on p. 76.
2245
                   (if (and (eq rn #x80000000)
2246
                            (eq rm #xffffffff))
2247
                       (sequence ()
2248
                                 (set lo #x80000000)
2249
                                 (set hi 0))
2250
                       (sequence ()
2251
                                 (set lo (div rn rm))
2252
                                 (set hi (mod rn rm))))))
2253
     ((mep (unit u-use-gpr (in usereg rn))
2254
           (unit u-use-gpr (in usereg rm))
2255
           (unit u-exec)
2256
           (unit u-divide)
2257
           (unit u-branch))))
2258
 
2259
(dnci divu "divide unsigned" (OPTIONAL_DIV_INSN (STALL DIV) (LATENCY 34) MAY_TRAP)
2260
     "divu $rn,$rm"
2261
     (+ MAJ_1 rn rm (f-sub4 9))
2262
     (sequence ()
2263
               (c-call "check_option_div" pc)
2264
               (if (eq rm 0)
2265
                   (set pc (c-call USI "zdiv_exception" pc))
2266
                   (sequence ()
2267
                             (set lo (udiv rn rm))
2268
                             (set hi (umod rn rm)))))
2269
     ((mep (unit u-use-gpr (in usereg rn))
2270
           (unit u-use-gpr (in usereg rm))
2271
           (unit u-exec)
2272
           (unit u-divide)
2273
           (unit u-branch))))
2274
 
2275
 
2276
; Debug functions.
2277
; These instructions become the RI when the debug function option is
2278
; off.
2279
 
2280
(dnci dret "return from debug exception" (OPTIONAL_DEBUG_INSN)
2281
     "dret"
2282
     (+ MAJ_7 (f-rn 0) (f-rm 1) (f-sub4 3))
2283
     (sequence ()
2284
               (c-call "check_option_debug" pc)
2285
               ; set DBG.DM.
2286
               (set dbg (and dbg (inv (sll SI 1 15))))
2287
               (set pc depc))
2288
     ((mep (unit u-exec)
2289
           (unit u-branch))))
2290
 
2291
(dnci dbreak "generate debug exception" (OPTIONAL_DEBUG_INSN MAY_TRAP VOLATILE)
2292
     "dbreak"
2293
     (+ MAJ_7 (f-rn 0) (f-rm 3) (f-sub4 3))
2294
     (sequence ()
2295
               (c-call "check_option_debug" pc)
2296
               ; set DBG.DPB.
2297
               (set dbg (or dbg 1)))
2298
     ())
2299
 
2300
 
2301
; Leading zero instruction.
2302
 
2303
(dnci ldz "leading zeroes" (OPTIONAL_LDZ_INSN (STALL INT2))
2304
     "ldz $rn,$rm"
2305
     (+ MAJ_15 rn rm (f-sub4 1) (f-16u16 0))
2306
     (sequence ()
2307
               (c-call "check_option_ldz" pc)
2308
               (set rn (c-call SI "do_ldz" rm)))
2309
     ((mep (unit u-use-gpr (in usereg rm))
2310
           (unit u-exec))))
2311
 
2312
 
2313
; Absolute difference instruction.
2314
 
2315
(dnci abs "absolute difference" (OPTIONAL_ABS_INSN (STALL INT2))
2316
     "abs $rn,$rm"
2317
     (+ MAJ_15 rn rm (f-sub4 1) (f-16u16 3))
2318
     (sequence ()
2319
               (c-call "check_option_abs" pc)
2320
               (set rn (abs (sub rn rm))))
2321
     ((mep (unit u-use-gpr (in usereg rm))
2322
           (unit u-use-gpr (in usereg rn))
2323
           (unit u-exec))))
2324
 
2325
 
2326
; Average instruction.
2327
 
2328
(dnci ave "average" (OPTIONAL_AVE_INSN (STALL INT2))
2329
     "ave $rn,$rm"
2330
     (+ MAJ_15 rn rm (f-sub4 1) (f-16u16 2))
2331
     (sequence ()
2332
               (c-call "check_option_ave" pc)
2333
               (set rn (sra (add (add rn rm) 1) 1)))
2334
     ((mep (unit u-use-gpr (in usereg rm))
2335
           (unit u-use-gpr (in usereg rn))
2336
           (unit u-exec))))
2337
 
2338
 
2339
; MIN/MAX instructions.
2340
 
2341
(dnci min "minimum" (OPTIONAL_MINMAX_INSN (STALL INT2))
2342
     "min $rn,$rm"
2343
     (+ MAJ_15 rn rm (f-sub4 1) (f-16u16 4))
2344
     (sequence ()
2345
               (c-call "check_option_minmax" pc)
2346
               (if (gt rn rm)
2347
                   (set rn rm)))
2348
     ((mep (unit u-use-gpr (in usereg rm))
2349
           (unit u-use-gpr (in usereg rn))
2350
           (unit u-exec))))
2351
 
2352
(dnci max "maximum" (OPTIONAL_MINMAX_INSN (STALL INT2))
2353
     "max $rn,$rm"
2354
     (+ MAJ_15 rn rm (f-sub4 1) (f-16u16 5))
2355
     (sequence ()
2356
               (c-call "check_option_minmax" pc)
2357
               (if (lt rn rm)
2358
                   (set rn rm)))
2359
     ((mep (unit u-use-gpr (in usereg rm))
2360
           (unit u-use-gpr (in usereg rn))
2361
           (unit u-exec))))
2362
 
2363
(dnci minu "minimum unsigned" (OPTIONAL_MINMAX_INSN (STALL INT2))
2364
     "minu $rn,$rm"
2365
     (+ MAJ_15 rn rm (f-sub4 1) (f-16u16 6))
2366
     (sequence ()
2367
               (c-call "check_option_minmax" pc)
2368
               (if (gtu rn rm)
2369
                   (set rn rm)))
2370
     ((mep (unit u-use-gpr (in usereg rm))
2371
           (unit u-use-gpr (in usereg rn))
2372
           (unit u-exec))))
2373
 
2374
(dnci maxu "maximum unsigned" (OPTIONAL_MINMAX_INSN (STALL INT2))
2375
     "maxu $rn,$rm"
2376
     (+ MAJ_15 rn rm (f-sub4 1) (f-16u16 7))
2377
     (sequence ()
2378
               (c-call "check_option_minmax" pc)
2379
               (if (ltu rn rm)
2380
                   (set rn rm)))
2381
     ((mep (unit u-use-gpr (in usereg rm))
2382
           (unit u-use-gpr (in usereg rn))
2383
           (unit u-exec))))
2384
 
2385
 
2386
; Clipping instruction.
2387
 
2388
(dnci clip "clip" (OPTIONAL_CLIP_INSN (STALL INT2))
2389
     "clip $rn,$cimm5"
2390
     (+ MAJ_15 rn (f-rm 0) (f-sub4 1) (f-ext #x10) cimm5 (f-29 0) (f-30 0) (f-31 0))
2391
     (sequence ((SI min) (SI max))
2392
               (c-call "check_option_clip" pc)
2393
               (set max (sub (sll 1 (sub cimm5 1)) 1))
2394
               (set min (neg (sll 1 (sub cimm5 1))))
2395
               (cond
2396
                ((eq cimm5 0) (set rn 0))
2397
                ((gt rn max) (set rn max))
2398
                ((lt rn min) (set rn min))))
2399
     ((mep (unit u-use-gpr (in usereg rn))
2400
           (unit u-exec))))
2401
 
2402
(dnci clipu "clip unsigned" (OPTIONAL_CLIP_INSN (STALL INT2))
2403
     "clipu $rn,$cimm5"
2404
     (+ MAJ_15 rn (f-rm 0) (f-sub4 1) (f-ext #x10) cimm5 (f-29 0) (f-30 0) (f-31 1))
2405
     (sequence ((SI max))
2406
               (c-call "check_option_clip" pc)
2407
               (set max (sub (sll 1 cimm5) 1))
2408
               (cond
2409
                ((eq cimm5 0) (set rn 0))
2410
                ((gt rn max) (set rn max))
2411
                ((lt rn 0) (set rn 0))))
2412
     ((mep (unit u-use-gpr (in usereg rn))
2413
           (unit u-exec))))
2414
 
2415
 
2416
; Saturation instructions.
2417
 
2418
(dnci sadd "saturating addition" (OPTIONAL_SAT_INSN (STALL INT2))
2419
     "sadd $rn,$rm"
2420
     (+ MAJ_15 rn rm (f-sub4 1) (f-16u16 8))
2421
     (sequence ()
2422
               (c-call "check_option_sat" pc)
2423
               (if (add-oflag rn rm 0)
2424
                   (if (nflag rn)
2425
                       ; underflow
2426
                       (set rn (neg (sll 1 31)))
2427
                       ; overflow
2428
                       (set rn (sub (sll 1 31) 1)))
2429
                   (set rn (add rn rm))))
2430
     ((mep (unit u-use-gpr (in usereg rm))
2431
           (unit u-use-gpr (in usereg rn))
2432
           (unit u-exec))))
2433
 
2434
(dnci ssub "saturating subtraction" (OPTIONAL_SAT_INSN (STALL INT2))
2435
     "ssub $rn,$rm"
2436
     (+ MAJ_15 rn rm (f-sub4 1) (f-16u16 10))
2437
     (sequence ()
2438
               (c-call "check_option_sat" pc)
2439
               (if (sub-oflag rn rm 0)
2440
                   (if (nflag rn)
2441
                       ; underflow
2442
                       (set rn (neg (sll 1 31)))
2443
                       ; overflow
2444
                       (set rn (sub (sll 1 31) 1)))
2445
                   (set rn (sub rn rm))))
2446
     ((mep (unit u-use-gpr (in usereg rm))
2447
           (unit u-use-gpr (in usereg rn))
2448
           (unit u-exec))))
2449
 
2450
(dnci saddu "saturating unsigned addition" (OPTIONAL_SAT_INSN (STALL INT2))
2451
     "saddu $rn,$rm"
2452
     (+ MAJ_15 rn rm (f-sub4 1) (f-16u16 9))
2453
     (sequence ()
2454
               (c-call "check_option_sat" pc)
2455
               (if (add-cflag rn rm 0)
2456
                   (set rn (inv 0))
2457
                   (set rn (add rn rm))))
2458
     ((mep (unit u-use-gpr (in usereg rm))
2459
           (unit u-use-gpr (in usereg rn))
2460
           (unit u-exec))))
2461
 
2462
(dnci ssubu "saturating unsigned subtraction" (OPTIONAL_SAT_INSN (STALL INT2))
2463
     "ssubu $rn,$rm"
2464
     (+ MAJ_15 rn rm (f-sub4 1) (f-16u16 11))
2465
     (sequence ()
2466
               (c-call "check_option_sat" pc)
2467
               (if (sub-cflag rn rm 0)
2468
                   (set rn 0)
2469
                   (set rn (sub rn rm))))
2470
     ((mep (unit u-use-gpr (in usereg rm))
2471
           (unit u-use-gpr (in usereg rn))
2472
           (unit u-exec))))
2473
 
2474
 
2475
; UCI and DSP options are defined in an external file.
2476
; See `mep-sample-ucidsp.cpu' for a sample.
2477
 
2478
 
2479
; Coprocessor instructions.
2480
 
2481
(dnci swcp "store word coprocessor" (OPTIONAL_CP_INSN (STALL STORE))
2482
     "swcp $crn,($rma)"
2483
     (+ MAJ_3 crn rma (f-sub4 8))
2484
     (sequence ()
2485
               (c-call "check_option_cp" pc)
2486
               (c-call VOID "check_write_to_text" (and rma (inv SI 3)))
2487
               (set (mem SI (and rma (inv SI 3))) crn))
2488
     ((mep (unit u-use-gpr (in usereg rma))
2489
           (unit u-exec))))
2490
 
2491
(dnci lwcp "load word coprocessor" (OPTIONAL_CP_INSN (STALL LOAD))
2492
     "lwcp $crn,($rma)"
2493
     (+ MAJ_3 crn rma (f-sub4 9))
2494
     (sequence ()
2495
               (c-call "check_option_cp" pc)
2496
               (set crn (mem SI (and rma (inv SI 3)))))
2497
     ((mep (unit u-use-gpr (in usereg rma))
2498
           (unit u-exec))))
2499
 
2500
(dnci smcp "smcp" (OPTIONAL_CP_INSN OPTIONAL_CP64_INSN (STALL STORE))
2501
     "smcp $crn64,($rma)"
2502
     (+ MAJ_3 crn64 rma (f-sub4 10))
2503
     (sequence ()
2504
               (c-call "check_option_cp" pc)
2505
               (c-call "check_option_cp64" pc)
2506
               (c-call VOID "check_write_to_text" rma)
2507
               (c-call "do_smcp" rma crn64 pc))
2508
     ((mep (unit u-use-gpr (in usereg rma))
2509
           (unit u-exec))))
2510
 
2511
(dnci lmcp "lmcp" (OPTIONAL_CP_INSN OPTIONAL_CP64_INSN (STALL LOAD))
2512
     "lmcp $crn64,($rma)"
2513
     (+ MAJ_3 crn64 rma (f-sub4 11))
2514
     (sequence ()
2515
               (c-call "check_option_cp" pc)
2516
               (c-call "check_option_cp64" pc)
2517
               (set crn64 (c-call DI "do_lmcp" rma pc)))
2518
     ((mep (unit u-use-gpr (in usereg rma))
2519
           (unit u-exec))))
2520
 
2521
(dnci swcpi "swcp (post-increment)" (OPTIONAL_CP_INSN (STALL STORE))
2522
     "swcpi $crn,($rma+)"
2523
     (+ MAJ_3 crn rma (f-sub4 0))
2524
     (sequence ()
2525
               (c-call "check_option_cp" pc)
2526
               (c-call VOID "check_write_to_text" (and rma (inv SI 3)))
2527
               (set (mem SI (and rma (inv SI 3))) crn)
2528
               (set rma (add rma 4)))
2529
     ((mep (unit u-use-gpr (in usereg rma))
2530
           (unit u-exec))))
2531
 
2532
(dnci lwcpi "lwcp (post-increment)" (OPTIONAL_CP_INSN (STALL LOAD))
2533
     "lwcpi $crn,($rma+)"
2534
     (+ MAJ_3 crn rma (f-sub4 1))
2535
     (sequence ()
2536
               (c-call "check_option_cp" pc)
2537
               (set crn (mem SI (and rma (inv SI 3))))
2538
               (set rma (add rma 4)))
2539
     ((mep (unit u-use-gpr (in usereg rma))
2540
           (unit u-exec))))
2541
 
2542
(dnci smcpi "smcp (post-increment)" (OPTIONAL_CP_INSN OPTIONAL_CP64_INSN (STALL STORE))
2543
     "smcpi $crn64,($rma+)"
2544
     (+ MAJ_3 crn64 rma (f-sub4 2))
2545
     (sequence ()
2546
               (c-call "check_option_cp" pc)
2547
               (c-call "check_option_cp64" pc)
2548
               (c-call VOID "check_write_to_text" rma)
2549
               (c-call "do_smcpi" (index-of rma) crn64 pc)
2550
               (set rma rma)) ; reference as output for intrinsic generation
2551
     ((mep (unit u-use-gpr (in usereg rma))
2552
           (unit u-exec))))
2553
 
2554
(dnci lmcpi "lmcp (post-increment)" (OPTIONAL_CP_INSN OPTIONAL_CP64_INSN (STALL LOAD))
2555
     "lmcpi $crn64,($rma+)"
2556
     (+ MAJ_3 crn64 rma (f-sub4 3))
2557
     (sequence ()
2558
               (c-call "check_option_cp" pc)
2559
               (c-call "check_option_cp64" pc)
2560
               (set crn64 (c-call DI "do_lmcpi" (index-of rma) pc))
2561
               (set rma rma)) ; reference as output for intrinsic generation
2562
     ((mep (unit u-use-gpr (in usereg rma))
2563
           (unit u-exec))))
2564
 
2565
(dnci swcp16 "swcp (16-bit displacement)" (OPTIONAL_CP_INSN (STALL STORE))
2566
     "swcp $crn,$sdisp16($rma)"
2567
     (+ MAJ_15 crn rma (f-sub4 12) sdisp16)
2568
     (sequence ()
2569
               (c-call "check_option_cp" pc)
2570
               (set (mem SI (and (add rma sdisp16) (inv SI 3))) crn))
2571
     ((mep (unit u-use-gpr (in usereg rma))
2572
           (unit u-exec))))
2573
 
2574
(dnci lwcp16 "lwcp (16-bit displacement)" (OPTIONAL_CP_INSN (STALL LOAD))
2575
     "lwcp $crn,$sdisp16($rma)"
2576
     (+ MAJ_15 crn rma (f-sub4 13) sdisp16)
2577
     (sequence ()
2578
               (c-call "check_option_cp" pc)
2579
               (set crn (mem SI (and (add rma sdisp16) (inv SI 3)))))
2580
     ((mep (unit u-use-gpr (in usereg rma))
2581
           (unit u-exec))))
2582
 
2583
(dnci smcp16 "smcp (16-bit displacement)" (OPTIONAL_CP_INSN OPTIONAL_CP64_INSN (STALL STORE))
2584
     "smcp $crn64,$sdisp16($rma)"
2585
     (+ MAJ_15 crn64 rma (f-sub4 14) sdisp16)
2586
     (sequence ()
2587
               (c-call "check_option_cp" pc)
2588
               (c-call "check_option_cp64" pc)
2589
               (c-call "do_smcp16" rma sdisp16 crn64 pc))
2590
     ((mep (unit u-use-gpr (in usereg rma))
2591
           (unit u-exec))))
2592
 
2593
(dnci lmcp16 "lmcp (16-bit displacement)" (OPTIONAL_CP_INSN OPTIONAL_CP64_INSN (STALL LOAD))
2594
     "lmcp $crn64,$sdisp16($rma)"
2595
     (+ MAJ_15 crn64 rma (f-sub4 15) sdisp16)
2596
     (sequence ()
2597
               (c-call "check_option_cp" pc)
2598
               (c-call "check_option_cp64" pc)
2599
               (set crn64 (c-call DI "do_lmcp16" rma sdisp16 pc)))
2600
     ((mep (unit u-use-gpr (in usereg rma))
2601
           (unit u-exec))))
2602
 
2603
(dnci sbcpa "store byte coprocessor" (OPTIONAL_CP_INSN (STALL STORE))
2604
     "sbcpa $crn,($rma+),$cdisp10"
2605
     (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 0) (f-ext62 0) cdisp10)
2606
     (sequence ()
2607
               (c-call "check_option_cp" pc)
2608
               (c-call VOID "check_write_to_text" rma)
2609
               (set (mem QI rma) (and crn #xff))
2610
               (set rma (add rma (ext SI cdisp10))))
2611
     ((mep (unit u-use-gpr (in usereg rma))
2612
           (unit u-exec))))
2613
 
2614
(dnci lbcpa "load byte coprocessor" (OPTIONAL_CP_INSN (STALL LOAD))
2615
     "lbcpa $crn,($rma+),$cdisp10"
2616
     (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x4) (f-ext62 #x0) cdisp10)
2617
     (sequence ()
2618
               (c-call "check_option_cp" pc)
2619
               (set crn (ext SI (mem QI rma)))
2620
               (set rma (add rma (ext SI cdisp10))))
2621
     ((mep (unit u-use-gpr (in usereg rma))
2622
           (unit u-exec))))
2623
 
2624
(dnci shcpa "store half-word coprocessor" (OPTIONAL_CP_INSN (STALL STORE))
2625
     "shcpa $crn,($rma+),$cdisp10a2"
2626
     (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x1) (f-ext62 #x0) cdisp10a2)
2627
     (sequence ()
2628
               (c-call "check_option_cp" pc)
2629
               (c-call VOID "check_write_to_text" (and rma (inv SI 1)))
2630
               (set (mem HI (and rma (inv SI 1))) (and crn #xffff))
2631
               (set rma (add rma (ext SI cdisp10a2))))
2632
     ((mep (unit u-use-gpr (in usereg rma))
2633
           (unit u-exec))))
2634
 
2635
(dnci lhcpa "load half-word coprocessor" (OPTIONAL_CP_INSN (STALL LOAD))
2636
     "lhcpa $crn,($rma+),$cdisp10a2"
2637
     (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x5) (f-ext62 #x0) cdisp10a2)
2638
     (sequence ()
2639
               (c-call "check_option_cp" pc)
2640
               (set crn (ext SI (mem HI (and rma (inv SI 1)))))
2641
               (set rma (add rma (ext SI cdisp10a2))))
2642
     ((mep (unit u-use-gpr (in usereg rma))
2643
           (unit u-exec))))
2644
 
2645
(dnci swcpa "store word coprocessor" (OPTIONAL_CP_INSN (STALL STORE))
2646
     "swcpa $crn,($rma+),$cdisp10a4"
2647
     (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x2) (f-ext62 #x0) cdisp10a4)
2648
     (sequence ()
2649
               (c-call "check_option_cp" pc)
2650
               (c-call VOID "check_write_to_text" (and rma (inv SI 3)))
2651
               (set (mem SI (and rma (inv SI 3))) crn)
2652
               (set rma (add rma (ext SI cdisp10a4))))
2653
     ((mep (unit u-use-gpr (in usereg rma))
2654
           (unit u-exec))))
2655
 
2656
(dnci lwcpa "load word coprocessor" (OPTIONAL_CP_INSN (STALL LOAD))
2657
     "lwcpa $crn,($rma+),$cdisp10a4"
2658
     (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x6) (f-ext62 #x0) cdisp10a4)
2659
     (sequence ()
2660
               (c-call "check_option_cp" pc)
2661
               (set crn (mem SI (and rma (inv SI 3))))
2662
               (set rma (add rma (ext SI cdisp10a4))))
2663
     ((mep (unit u-use-gpr (in usereg rma))
2664
           (unit u-exec))))
2665
 
2666
(dnci smcpa "smcpa" (OPTIONAL_CP_INSN OPTIONAL_CP64_INSN (STALL STORE))
2667
     "smcpa $crn64,($rma+),$cdisp10a8"
2668
     (+ MAJ_15 crn64 rma (f-sub4 5) (f-ext4 #x3) (f-ext62 #x0) cdisp10a8)
2669
     (sequence ()
2670
               (c-call "check_option_cp" pc)
2671
               (c-call "check_option_cp64" pc)
2672
               (c-call VOID "check_write_to_text" rma)
2673
               (c-call "do_smcpa" (index-of rma) cdisp10a8 crn64 pc)
2674
               (set rma rma)) ; reference as output for intrinsic generation
2675
     ((mep (unit u-use-gpr (in usereg rma))
2676
           (unit u-exec))))
2677
 
2678
(dnci lmcpa "lmcpa" (OPTIONAL_CP_INSN OPTIONAL_CP64_INSN (STALL LOAD))
2679
     "lmcpa $crn64,($rma+),$cdisp10a8"
2680
     (+ MAJ_15 crn64 rma (f-sub4 5) (f-ext4 #x7) (f-ext62 #x0) cdisp10a8)
2681
     (sequence ()
2682
               (c-call "check_option_cp" pc)
2683
               (c-call "check_option_cp64" pc)
2684
               (set crn64 (c-call DI "do_lmcpa" (index-of rma) cdisp10a8 pc))
2685
               (set rma rma)) ; reference as output for intrinsic generation
2686
     ((mep (unit u-use-gpr (in usereg rma))
2687
           (unit u-exec))))
2688
 
2689
 
2690
(dnci sbcpm0 "sbcpm0" (OPTIONAL_CP_INSN)
2691
     "sbcpm0 $crn,($rma+),$cdisp10"
2692
     (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x0) (f-ext62 #x2) cdisp10)
2693
     (sequence ()
2694
               (c-call "check_option_cp" pc)
2695
               (c-call VOID "check_write_to_text" rma)
2696
               (set (mem QI rma) (and crn #xff))
2697
               (set rma (mod0 cdisp10)))
2698
     ((mep (unit u-use-gpr (in usereg rma))
2699
           (unit u-exec))))
2700
 
2701
(dnci lbcpm0 "lbcpm0" (OPTIONAL_CP_INSN)
2702
     "lbcpm0 $crn,($rma+),$cdisp10"
2703
     (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x4) (f-ext62 #x2) cdisp10)
2704
     (sequence ()
2705
               (c-call "check_option_cp" pc)
2706
               (set crn (ext SI (mem QI rma)))
2707
               (set rma (mod0 cdisp10)))
2708
     ((mep (unit u-use-gpr (in usereg rma))
2709
           (unit u-exec))))
2710
 
2711
(dnci shcpm0 "shcpm0" (OPTIONAL_CP_INSN)
2712
     "shcpm0 $crn,($rma+),$cdisp10a2"
2713
     (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x1) (f-ext62 #x2) cdisp10a2)
2714
     (sequence ()
2715
               (c-call "check_option_cp" pc)
2716
               (c-call VOID "check_write_to_text" (and rma (inv SI 1)))
2717
               (set (mem HI (and rma (inv SI 1))) (and crn #xffff))
2718
               (set rma (mod0 cdisp10a2)))
2719
     ((mep (unit u-use-gpr (in usereg rma))
2720
           (unit u-exec))))
2721
 
2722
(dnci lhcpm0 "lhcpm0" (OPTIONAL_CP_INSN)
2723
     "lhcpm0 $crn,($rma+),$cdisp10a2"
2724
     (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x5) (f-ext62 #x2) cdisp10a2)
2725
     (sequence ()
2726
               (c-call "check_option_cp" pc)
2727
               (set crn (ext SI (mem HI (and rma (inv SI 1)))))
2728
               (set rma (mod0 cdisp10a2)))
2729
     ((mep (unit u-use-gpr (in usereg rma))
2730
           (unit u-exec))))
2731
 
2732
(dnci swcpm0 "swcpm0" (OPTIONAL_CP_INSN)
2733
     "swcpm0 $crn,($rma+),$cdisp10a4"
2734
     (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x2) (f-ext62 #x2) cdisp10a4)
2735
     (sequence ()
2736
               (c-call "check_option_cp" pc)
2737
               (c-call VOID "check_write_to_text" (and rma (inv SI 3)))
2738
               (set (mem SI (and rma (inv SI 3))) crn)
2739
               (set rma (mod0 cdisp10a4)))
2740
     ((mep (unit u-use-gpr (in usereg rma))
2741
           (unit u-exec))))
2742
 
2743
(dnci lwcpm0 "lwcpm0" (OPTIONAL_CP_INSN)
2744
     "lwcpm0 $crn,($rma+),$cdisp10a4"
2745
     (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x6) (f-ext62 #x2) cdisp10a4)
2746
     (sequence ()
2747
               (c-call "check_option_cp" pc)
2748
               (set crn (mem SI (and rma (inv SI 3))))
2749
               (set rma (mod0 cdisp10a4)))
2750
     ((mep (unit u-use-gpr (in usereg rma))
2751
           (unit u-exec))))
2752
 
2753
(dnci smcpm0 "smcpm0" (OPTIONAL_CP_INSN OPTIONAL_CP64_INSN)
2754
     "smcpm0 $crn64,($rma+),$cdisp10a8"
2755
     (+ MAJ_15 crn64 rma (f-sub4 5) (f-ext4 #x3) (f-ext62 #x2) cdisp10a8)
2756
     (sequence ()
2757
               (c-call "check_option_cp" pc)
2758
               (c-call "check_option_cp64" pc)
2759
               (c-call VOID "check_write_to_text" rma)
2760
               (c-call "do_smcp" rma crn64 pc)
2761
               (set rma (mod0 cdisp10a8)))
2762
     ((mep (unit u-use-gpr (in usereg rma))
2763
           (unit u-exec))))
2764
 
2765
(dnci lmcpm0 "lmcpm0" (OPTIONAL_CP_INSN OPTIONAL_CP64_INSN)
2766
     "lmcpm0 $crn64,($rma+),$cdisp10a8"
2767
     (+ MAJ_15 crn64 rma (f-sub4 5) (f-ext4 #x7) (f-ext62 #x2) cdisp10a8)
2768
     (sequence ()
2769
               (c-call "check_option_cp" pc)
2770
               (c-call "check_option_cp64" pc)
2771
               (set crn64 (c-call DI "do_lmcp" rma pc))
2772
               (set rma (mod0 cdisp10a8)))
2773
     ((mep (unit u-use-gpr (in usereg rma))
2774
           (unit u-exec))))
2775
 
2776
(dnci sbcpm1 "sbcpm1" (OPTIONAL_CP_INSN)
2777
     "sbcpm1 $crn,($rma+),$cdisp10"
2778
     (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x0) (f-ext62 #x3) cdisp10)
2779
     (sequence ()
2780
               (c-call "check_option_cp" pc)
2781
               (c-call VOID "check_write_to_text" rma)
2782
               (set (mem QI rma) (and crn #xff))
2783
               (set rma (mod1 cdisp10)))
2784
     ((mep (unit u-use-gpr (in usereg rma))
2785
           (unit u-exec))))
2786
 
2787
(dnci lbcpm1 "lbcpm1" (OPTIONAL_CP_INSN)
2788
     "lbcpm1 $crn,($rma+),$cdisp10"
2789
     (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x4) (f-ext62 #x3) cdisp10)
2790
     (sequence ()
2791
               (c-call "check_option_cp" pc)
2792
               (set crn (ext SI (mem QI rma)))
2793
               (set rma (mod1 cdisp10)))
2794
     ((mep (unit u-use-gpr (in usereg rma))
2795
           (unit u-exec))))
2796
 
2797
(dnci shcpm1 "shcpm1" (OPTIONAL_CP_INSN)
2798
     "shcpm1 $crn,($rma+),$cdisp10a2"
2799
     (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x1) (f-ext62 #x3) cdisp10a2)
2800
     (sequence ()
2801
               (c-call "check_option_cp" pc)
2802
               (c-call VOID "check_write_to_text" (and rma (inv SI 1)))
2803
               (set (mem HI (and rma (inv SI 1))) (and crn #xffff))
2804
               (set rma (mod1 cdisp10a2)))
2805
     ((mep (unit u-use-gpr (in usereg rma))
2806
           (unit u-exec))))
2807
 
2808
(dnci lhcpm1 "lhcpm1" (OPTIONAL_CP_INSN)
2809
     "lhcpm1 $crn,($rma+),$cdisp10a2"
2810
     (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x5) (f-ext62 #x3) cdisp10a2)
2811
     (sequence ()
2812
               (c-call "check_option_cp" pc)
2813
               (set crn (ext SI (mem HI (and rma (inv SI 1)))))
2814
               (set rma (mod1 cdisp10a2)))
2815
     ((mep (unit u-use-gpr (in usereg rma))
2816
           (unit u-exec))))
2817
 
2818
(dnci swcpm1 "swcpm1" (OPTIONAL_CP_INSN)
2819
     "swcpm1 $crn,($rma+),$cdisp10a4"
2820
     (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x2) (f-ext62 #x3) cdisp10a4)
2821
     (sequence ()
2822
               (c-call "check_option_cp" pc)
2823
               (c-call VOID "check_write_to_text" (and rma (inv SI 3)))
2824
               (set (mem SI (and rma (inv SI 3))) crn)
2825
               (set rma (mod1 cdisp10a4)))
2826
     ((mep (unit u-use-gpr (in usereg rma))
2827
           (unit u-exec))))
2828
 
2829
(dnci lwcpm1 "lwcpm1" (OPTIONAL_CP_INSN)
2830
     "lwcpm1 $crn,($rma+),$cdisp10a4"
2831
     (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x6) (f-ext62 #x3) cdisp10a4)
2832
     (sequence ()
2833
               (c-call "check_option_cp" pc)
2834
               (set crn (ext SI (mem SI (and rma (inv SI 3)))))
2835
               (set rma (mod1 cdisp10a4)))
2836
     ((mep (unit u-use-gpr (in usereg rma))
2837
           (unit u-exec))))
2838
 
2839
(dnci smcpm1 "smcpm1" (OPTIONAL_CP_INSN OPTIONAL_CP64_INSN)
2840
     "smcpm1 $crn64,($rma+),$cdisp10a8"
2841
     (+ MAJ_15 crn64 rma (f-sub4 5) (f-ext4 #x3) (f-ext62 #x3) cdisp10a8)
2842
     (sequence ()
2843
               (c-call "check_option_cp" pc)
2844
               (c-call "check_option_cp64" pc)
2845
               (c-call "do_smcp" rma crn64 pc)
2846
               (c-call VOID "check_write_to_text" rma)
2847
               (set rma (mod1 cdisp10a8)))
2848
     ((mep (unit u-use-gpr (in usereg rma))
2849
           (unit u-exec))))
2850
 
2851
(dnci lmcpm1 "lmcpm1" (OPTIONAL_CP_INSN OPTIONAL_CP64_INSN)
2852
     "lmcpm1 $crn64,($rma+),$cdisp10a8"
2853
     (+ MAJ_15 crn64 rma (f-sub4 5) (f-ext4 #x7) (f-ext62 #x3) cdisp10a8)
2854
     (sequence ()
2855
               (c-call "check_option_cp" pc)
2856
               (c-call "check_option_cp64" pc)
2857
               (set crn64 (c-call DI "do_lmcp" rma pc))
2858
               (set rma (mod1 cdisp10a8)))
2859
     ((mep (unit u-use-gpr (in usereg rma))
2860
           (unit u-exec))))
2861
 
2862
(dnop cp_flag       "branch condition register"  (all-mep-isas) h-ccr   1)
2863
 
2864
(dnci bcpeq "branch coprocessor equal" (OPTIONAL_CP_INSN RELAXABLE)
2865
     "bcpeq $cccc,$pcrel17a2"
2866
     (+ MAJ_13 (f-rn 8) cccc (f-sub4 4) pcrel17a2)
2867
     (sequence ()
2868
               (c-call "check_option_cp" pc)
2869
               (if (eq (xor cccc cp_flag) 0)
2870
               (set-vliw-alignment-modified pc pcrel17a2)))
2871
     ())
2872
 
2873
(dnci bcpne "branch coprocessor not equal" (OPTIONAL_CP_INSN RELAXABLE)
2874
     "bcpne $cccc,$pcrel17a2"
2875
     (+ MAJ_13 (f-rn 8) cccc (f-sub4 5) pcrel17a2)
2876
     (sequence ()
2877
               (c-call "check_option_cp" pc)
2878
               (if (ne (xor cccc cp_flag) 0)
2879
               (set-vliw-alignment-modified pc pcrel17a2)))
2880
     ())
2881
 
2882
(dnci bcpat "branch coprocessor and true" (OPTIONAL_CP_INSN RELAXABLE)
2883
     "bcpat $cccc,$pcrel17a2"
2884
     (+ MAJ_13 (f-rn 8) cccc (f-sub4 6) pcrel17a2)
2885
     (sequence ()
2886
               (c-call "check_option_cp" pc)
2887
               (if (ne (and cccc cp_flag) 0)
2888
               (set-vliw-alignment-modified pc pcrel17a2)))
2889
     ())
2890
 
2891
(dnci bcpaf "branch coprocessor and false" (OPTIONAL_CP_INSN RELAXABLE)
2892
     "bcpaf $cccc,$pcrel17a2"
2893
     (+ MAJ_13 (f-rn 8) cccc (f-sub4 7) pcrel17a2)
2894
     (sequence ()
2895
               (c-call "check_option_cp" pc)
2896
               (if (eq (and cccc cp_flag) 0)
2897
               (set-vliw-alignment-modified pc pcrel17a2)))
2898
     ())
2899
 
2900
(dnci synccp "synchronise with coprocessor" (OPTIONAL_CP_INSN)
2901
     "synccp"
2902
     (+ MAJ_7 (f-rn 0) (f-rm 2) (f-sub4 1))
2903
     (sequence ()
2904
               (c-call "check_option_cp" pc)
2905
               (unimp "synccp"))
2906
     ())
2907
 
2908
(dnci jsrv "jump to vliw subroutine " (OPTIONAL_CP_INSN)
2909
     "jsrv $rm"
2910
     (+ MAJ_1 (f-rn 8) rm (f-sub4 15))
2911
     (sequence ()
2912
               (cg-profile pc rm)
2913
               (c-call "check_option_cp" pc)
2914
               (core-vliw-switch
2915
 
2916
                ;; in core operating mode
2917
                (sequence ()
2918
                          (set lp (or (add pc 2) 1))
2919
                          (set-vliw-aliignment-modified-by-option pc rm)
2920
                          (set-psw.om 1)) ;; to VLIW operation mode
2921
 
2922
                ;; in VLIW32 operating mode
2923
                (sequence ()
2924
                          (set lp (or (add pc 4) 1))
2925
                          (set pc (and rm (inv 1)))
2926
                          (set-psw.om 0)) ;; to core operation mode
2927
 
2928
                ;; in VLIW64 operating mode
2929
                (sequence ()
2930
                          (set lp (or (add pc 8) 1))
2931
                          (set pc (and rm (inv 1)))
2932
                          (set-psw.om 0)))) ;; to core operation mode
2933
     ((mep (unit u-use-gpr (in usereg rm))
2934
           (unit u-exec)
2935
           (unit u-branch))))
2936
 
2937
(dnci bsrv "branch to vliw subroutine" (OPTIONAL_CP_INSN)
2938
     "bsrv $pcrel24a2"
2939
     (+ MAJ_13 (f-4 1) (f-sub4 11) pcrel24a2)
2940
     (sequence ()
2941
               (cg-profile pc pcrel24a2)
2942
               (c-call "check_option_cp" pc)
2943
               (core-vliw-switch
2944
 
2945
                ;; in core operating mode
2946
                (sequence ()
2947
                          (set lp (or (add pc 4) 1))
2948
                          (set-vliw-aliignment-modified-by-option pc pcrel24a2)
2949
                          (set-psw.om 1)) ;; to VLIW operation mode
2950
 
2951
                ;; in VLIW32 operating mode
2952
                (sequence ()
2953
                          (set lp (or (add pc 4) 1))
2954
                          (set pc (and pcrel24a2 (inv 1)))
2955
                          (set-psw.om 0)) ;; to core operation mode
2956
 
2957
                ;; in VLIW64 operating mode
2958
                (sequence ()
2959
                          (set lp (or (add pc 8) 1))
2960
                          (set pc (and pcrel24a2 (inv 1)))
2961
                          (set-psw.om 0)))) ;; to core operation mode
2962
     ((mep (unit u-exec)
2963
           (unit u-branch))))
2964
 
2965
 
2966
; An instruction for test instrumentation.
2967
; Using a reserved opcode.
2968
 
2969
(dnci sim-syscall "simulator system call" ()
2970
     "--syscall--"
2971
     (+ MAJ_7 (f-4 1) callnum (f-8 0) (f-9 0) (f-10 0) (f-sub4 0))
2972
     (c-call "do_syscall" pc callnum)
2973
     ())
2974
 
2975
(define-pmacro (dnri n major minor)
2976
  (dnci (.sym ri- n) "reserved instruction" ()
2977
        "--reserved--"
2978
        (+ major rn rm (f-sub4 minor))
2979
        (set pc (c-call USI "ri_exception" pc))
2980
        ((mep (unit u-exec)
2981
              (unit u-branch)))))
2982
 
2983
(dnri 0  MAJ_0   6)
2984
(dnri 1  MAJ_1  10)
2985
(dnri 2  MAJ_1  11)
2986
(dnri 3  MAJ_2   5)
2987
(dnri 4  MAJ_2   8)
2988
(dnri 5  MAJ_2   9)
2989
(dnri 6  MAJ_2  10)
2990
(dnri 7  MAJ_2  11)
2991
(dnri 8  MAJ_3   4)
2992
(dnri 9  MAJ_3   5)
2993
(dnri 10 MAJ_3   6)
2994
(dnri 11 MAJ_3   7)
2995
(dnri 12 MAJ_3  12)
2996
(dnri 13 MAJ_3  13)
2997
(dnri 14 MAJ_3  14)
2998
(dnri 15 MAJ_3  15)
2999
(dnri 17 MAJ_7   7)
3000
(dnri 20 MAJ_7  14)
3001
(dnri 21 MAJ_7  15)
3002
(dnri 22 MAJ_12  7)
3003
(dnri 23 MAJ_14 13)
3004
;(dnri 24 MAJ_15  3)
3005
(dnri 26 MAJ_15  8)
3006
; begin core-specific reserved insns
3007
; end core-specific reserved insns
3008
 
3009
 
3010
; Macro instructions.
3011
 
3012
(dnmi nop "nop"
3013
      ()
3014
      "nop"
3015
      (emit mov (rn 0) (rm 0)))
3016
 
3017
; Emit the 16 bit form of these 32 bit insns when the displacement is zero.
3018
;
3019
(dncmi sb16-0 "store byte (explicit 16 bit displacement of zero)" (NO-DIS)
3020
     "sb $rnc,$zero($rma)"
3021
     (emit sb rnc rma))
3022
 
3023
(dncmi sh16-0 "store half (explicit 16 bit displacement of zero)" (NO-DIS)
3024
     "sh $rns,$zero($rma)"
3025
     (emit sh rns rma))
3026
 
3027
(dncmi sw16-0 "store word (explicit 16 bit displacement of zero)" (NO-DIS)
3028
     "sw $rnl,$zero($rma)"
3029
     (emit sw rnl rma))
3030
 
3031
(dncmi lb16-0 "load byte (explicit 16 bit displacement of zero)" (NO-DIS)
3032
     "lb $rnc,$zero($rma)"
3033
     (emit lb rnc rma))
3034
 
3035
(dncmi lh16-0 "load half (explicit 16 bit displacement of zero)" (NO-DIS)
3036
     "lh $rns,$zero($rma)"
3037
     (emit lh rns rma))
3038
 
3039
(dncmi lw16-0 "load word (explicit 16 bit displacement of zero)" (NO-DIS)
3040
     "lw $rnl,$zero($rma)"
3041
     (emit lw rnl rma))
3042
 
3043
(dncmi lbu16-0 "load unsigned byte (explicit 16 bit displacement of zero)" (NO-DIS)
3044
     "lbu $rnuc,$zero($rma)"
3045
     (emit lbu rnuc rma))
3046
 
3047
(dncmi lhu16-0 "load unsigned half (explicit 16 bit displacement of zero)" (NO-DIS)
3048
     "lhu $rnus,$zero($rma)"
3049
     (emit lhu rnus rma))
3050
 
3051
(dncmi swcp16-0 "swcp (explicit 16-bit displacement of zero)" (OPTIONAL_CP_INSN NO-DIS)
3052
     "swcp $crn,$zero($rma)"
3053
     (emit swcp crn rma))
3054
 
3055
(dncmi lwcp16-0 "lwcp (explicit 16-bit displacement of zero)" (OPTIONAL_CP_INSN NO-DIS)
3056
     "lwcp $crn,$zero($rma)"
3057
     (emit lwcp crn rma))
3058
 
3059
(dncmi smcp16-0 "smcp (explicit 16-bit displacement of zero)" (OPTIONAL_CP_INSN OPTIONAL_CP64_INSN NO-DIS)
3060
     "smcp $crn64,$zero($rma)"
3061
     (emit smcp crn64 rma))
3062
 
3063
(dncmi lmcp16-0 "lmcp (explicit 16-bit displacement of zero)" (OPTIONAL_CP_INSN OPTIONAL_CP64_INSN NO-DIS)
3064
     "lmcp $crn64,$zero($rma)"
3065
     (emit lmcp crn64 rma))

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.