OpenCores
URL https://opencores.org/ocsvn/scarts/scarts/trunk

Subversion Repositories scarts

[/] [scarts/] [trunk/] [toolchain/] [scarts-gdb/] [gdb-6.8/] [gdb/] [arm-tdep.h] - Blame information for rev 25

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 25 jlechner
/* Common target dependent code for GDB on ARM systems.
2
   Copyright (C) 2002, 2003, 2007, 2008 Free Software Foundation, Inc.
3
 
4
   This file is part of GDB.
5
 
6
   This program is free software; you can redistribute it and/or modify
7
   it under the terms of the GNU General Public License as published by
8
   the Free Software Foundation; either version 3 of the License, or
9
   (at your option) any later version.
10
 
11
   This program is distributed in the hope that it will be useful,
12
   but WITHOUT ANY WARRANTY; without even the implied warranty of
13
   MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14
   GNU General Public License for more details.
15
 
16
   You should have received a copy of the GNU General Public License
17
   along with this program.  If not, see <http://www.gnu.org/licenses/>.  */
18
 
19
#ifndef ARM_TDEP_H
20
#define ARM_TDEP_H
21
 
22
/* Forward declarations.  */
23
struct gdbarch;
24
struct regset;
25
 
26
/* Register numbers of various important registers.  */
27
 
28
enum gdb_regnum {
29
  ARM_A1_REGNUM = 0,             /* first integer-like argument */
30
  ARM_A4_REGNUM = 3,            /* last integer-like argument */
31
  ARM_AP_REGNUM = 11,
32
  ARM_IP_REGNUM = 12,
33
  ARM_SP_REGNUM = 13,           /* Contains address of top of stack */
34
  ARM_LR_REGNUM = 14,           /* address to return to from a function call */
35
  ARM_PC_REGNUM = 15,           /* Contains program counter */
36
  ARM_F0_REGNUM = 16,           /* first floating point register */
37
  ARM_F3_REGNUM = 19,           /* last floating point argument register */
38
  ARM_F7_REGNUM = 23,           /* last floating point register */
39
  ARM_FPS_REGNUM = 24,          /* floating point status register */
40
  ARM_PS_REGNUM = 25,           /* Contains processor status */
41
  ARM_WR0_REGNUM,               /* WMMX data registers.  */
42
  ARM_WR15_REGNUM = ARM_WR0_REGNUM + 15,
43
  ARM_WC0_REGNUM,               /* WMMX control registers.  */
44
  ARM_WCSSF_REGNUM = ARM_WC0_REGNUM + 2,
45
  ARM_WCASF_REGNUM = ARM_WC0_REGNUM + 3,
46
  ARM_WC7_REGNUM = ARM_WC0_REGNUM + 7,
47
  ARM_WCGR0_REGNUM,             /* WMMX general purpose registers.  */
48
  ARM_WCGR3_REGNUM = ARM_WCGR0_REGNUM + 3,
49
  ARM_WCGR7_REGNUM = ARM_WCGR0_REGNUM + 7,
50
 
51
  ARM_NUM_REGS,
52
 
53
  /* Other useful registers.  */
54
  ARM_FP_REGNUM = 11,           /* Frame register in ARM code, if used.  */
55
  THUMB_FP_REGNUM = 7,          /* Frame register in Thumb code, if used.  */
56
  ARM_NUM_ARG_REGS = 4,
57
  ARM_LAST_ARG_REGNUM = ARM_A4_REGNUM,
58
  ARM_NUM_FP_ARG_REGS = 4,
59
  ARM_LAST_FP_ARG_REGNUM = ARM_F3_REGNUM
60
};
61
 
62
/* Size of integer registers.  */
63
#define INT_REGISTER_SIZE               4
64
 
65
/* Say how long FP registers are.  Used for documentation purposes and
66
   code readability in this header.  IEEE extended doubles are 80
67
   bits.  DWORD aligned they use 96 bits.  */
68
#define FP_REGISTER_SIZE        12
69
 
70
/* Status registers are the same size as general purpose registers.
71
   Used for documentation purposes and code readability in this
72
   header.  */
73
#define STATUS_REGISTER_SIZE    4
74
 
75
/* Number of machine registers.  The only define actually required
76
   is gdbarch_num_regs.  The other definitions are used for documentation
77
   purposes and code readability.  */
78
/* For 26 bit ARM code, a fake copy of the PC is placed in register 25 (PS)
79
   (and called PS for processor status) so the status bits can be cleared
80
   from the PC (register 15).  For 32 bit ARM code, a copy of CPSR is placed
81
   in PS.  */
82
#define NUM_FREGS       8       /* Number of floating point registers.  */
83
#define NUM_SREGS       2       /* Number of status registers.  */
84
#define NUM_GREGS       16      /* Number of general purpose registers.  */
85
 
86
 
87
/* Instruction condition field values.  */
88
#define INST_EQ         0x0
89
#define INST_NE         0x1
90
#define INST_CS         0x2
91
#define INST_CC         0x3
92
#define INST_MI         0x4
93
#define INST_PL         0x5
94
#define INST_VS         0x6
95
#define INST_VC         0x7
96
#define INST_HI         0x8
97
#define INST_LS         0x9
98
#define INST_GE         0xa
99
#define INST_LT         0xb
100
#define INST_GT         0xc
101
#define INST_LE         0xd
102
#define INST_AL         0xe
103
#define INST_NV         0xf
104
 
105
#define FLAG_N          0x80000000
106
#define FLAG_Z          0x40000000
107
#define FLAG_C          0x20000000
108
#define FLAG_V          0x10000000
109
 
110
/* Type of floating-point code in use by inferior.  There are really 3 models
111
   that are traditionally supported (plus the endianness issue), but gcc can
112
   only generate 2 of those.  The third is APCS_FLOAT, where arguments to
113
   functions are passed in floating-point registers.
114
 
115
   In addition to the traditional models, VFP adds two more.
116
 
117
   If you update this enum, don't forget to update fp_model_strings in
118
   arm-tdep.c.  */
119
 
120
enum arm_float_model
121
{
122
  ARM_FLOAT_AUTO,       /* Automatic detection.  Do not set in tdep.  */
123
  ARM_FLOAT_SOFT_FPA,   /* Traditional soft-float (mixed-endian on LE ARM).  */
124
  ARM_FLOAT_FPA,        /* FPA co-processor.  GCC calling convention.  */
125
  ARM_FLOAT_SOFT_VFP,   /* Soft-float with pure-endian doubles.  */
126
  ARM_FLOAT_VFP,        /* Full VFP calling convention.  */
127
  ARM_FLOAT_LAST        /* Keep at end.  */
128
};
129
 
130
/* ABI used by the inferior.  */
131
enum arm_abi_kind
132
{
133
  ARM_ABI_AUTO,
134
  ARM_ABI_APCS,
135
  ARM_ABI_AAPCS,
136
  ARM_ABI_LAST
137
};
138
 
139
/* Convention for returning structures.  */
140
 
141
enum struct_return
142
{
143
  pcc_struct_return,            /* Return "short" structures in memory.  */
144
  reg_struct_return             /* Return "short" structures in registers.  */
145
};
146
 
147
/* Target-dependent structure in gdbarch.  */
148
struct gdbarch_tdep
149
{
150
  /* The ABI for this architecture.  It should never be set to
151
     ARM_ABI_AUTO.  */
152
  enum arm_abi_kind arm_abi;
153
 
154
  enum arm_float_model fp_model; /* Floating point calling conventions.  */
155
 
156
  int have_fpa_registers;       /* Does the target report the FPA registers?  */
157
 
158
  CORE_ADDR lowest_pc;          /* Lowest address at which instructions
159
                                   will appear.  */
160
 
161
  const char *arm_breakpoint;   /* Breakpoint pattern for an ARM insn.  */
162
  int arm_breakpoint_size;      /* And its size.  */
163
  const char *thumb_breakpoint; /* Breakpoint pattern for an ARM insn.  */
164
  int thumb_breakpoint_size;    /* And its size.  */
165
 
166
  int jb_pc;                    /* Offset to PC value in jump buffer.
167
                                   If this is negative, longjmp support
168
                                   will be disabled.  */
169
  size_t jb_elt_size;           /* And the size of each entry in the buf.  */
170
 
171
  /* Convention for returning structures.  */
172
  enum struct_return struct_return;
173
 
174
  /* Cached core file helpers.  */
175
  struct regset *gregset, *fpregset;
176
};
177
 
178
 
179
CORE_ADDR arm_skip_stub (struct frame_info *, CORE_ADDR);
180
CORE_ADDR arm_get_next_pc (struct frame_info *, CORE_ADDR);
181
int arm_software_single_step (struct frame_info *);
182
 
183
/* Functions exported from armbsd-tdep.h.  */
184
 
185
/* Return the appropriate register set for the core section identified
186
   by SECT_NAME and SECT_SIZE.  */
187
 
188
extern const struct regset *
189
  armbsd_regset_from_core_section (struct gdbarch *gdbarch,
190
                                   const char *sect_name, size_t sect_size);
191
 
192
#endif /* arm-tdep.h */

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.