1 |
26 |
jefflieu |
//////////////////////////////////////////////////////////////////////
|
2 |
|
|
//// ////
|
3 |
|
|
//// CRC_gen.v ////
|
4 |
|
|
//// ////
|
5 |
|
|
//// This file is part of the Ethernet IP core project ////
|
6 |
|
|
//// http://www.opencores.org/projects.cgi/web/ethernet_tri_mode/////
|
7 |
|
|
//// ////
|
8 |
|
|
//// Author(s): ////
|
9 |
|
|
//// - Jon Gao (gaojon@yahoo.com) ////
|
10 |
|
|
//// ////
|
11 |
|
|
//// ////
|
12 |
|
|
//////////////////////////////////////////////////////////////////////
|
13 |
|
|
//// ////
|
14 |
|
|
//// Copyright (C) 2001 Authors ////
|
15 |
|
|
//// ////
|
16 |
|
|
//// This source file may be used and distributed without ////
|
17 |
|
|
//// restriction provided that this copyright statement is not ////
|
18 |
|
|
//// removed from the file and that any derivative work contains ////
|
19 |
|
|
//// the original copyright notice and the associated disclaimer. ////
|
20 |
|
|
//// ////
|
21 |
|
|
//// This source file is free software; you can redistribute it ////
|
22 |
|
|
//// and/or modify it under the terms of the GNU Lesser General ////
|
23 |
|
|
//// Public License as published by the Free Software Foundation; ////
|
24 |
|
|
//// either version 2.1 of the License, or (at your option) any ////
|
25 |
|
|
//// later version. ////
|
26 |
|
|
//// ////
|
27 |
|
|
//// This source is distributed in the hope that it will be ////
|
28 |
|
|
//// useful, but WITHOUT ANY WARRANTY; without even the implied ////
|
29 |
|
|
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR ////
|
30 |
|
|
//// PURPOSE. See the GNU Lesser General Public License for more ////
|
31 |
|
|
//// details. ////
|
32 |
|
|
//// ////
|
33 |
|
|
//// You should have received a copy of the GNU Lesser General ////
|
34 |
|
|
//// Public License along with this source; if not, download it ////
|
35 |
|
|
//// from http://www.opencores.org/lgpl.shtml ////
|
36 |
|
|
//// ////
|
37 |
|
|
//////////////////////////////////////////////////////////////////////
|
38 |
|
|
//
|
39 |
|
|
// CVS Revision History
|
40 |
|
|
//
|
41 |
|
|
// $Log: not supported by cvs2svn $
|
42 |
|
|
// Revision 1.2 2005/12/16 06:44:17 Administrator
|
43 |
|
|
// replaced tab with space.
|
44 |
|
|
// passed 9.6k length frame test.
|
45 |
|
|
//
|
46 |
|
|
// Revision 1.1.1.1 2005/12/13 01:51:45 Administrator
|
47 |
|
|
// no message
|
48 |
|
|
//
|
49 |
|
|
|
50 |
|
|
module CRC_gen (
|
51 |
|
|
Reset ,
|
52 |
|
|
Clk ,
|
53 |
|
|
Init ,
|
54 |
|
|
Frame_data ,
|
55 |
|
|
Data_en ,
|
56 |
|
|
CRC_rd ,
|
57 |
|
|
CRC_end ,
|
58 |
|
|
CRC_out
|
59 |
|
|
|
60 |
|
|
);
|
61 |
|
|
input Reset ;
|
62 |
|
|
input Clk ;
|
63 |
|
|
input Init ;
|
64 |
|
|
input [7:0] Frame_data ;
|
65 |
|
|
input Data_en ;
|
66 |
|
|
input CRC_rd ;
|
67 |
|
|
output [7:0] CRC_out ;
|
68 |
|
|
output CRC_end ;
|
69 |
|
|
|
70 |
|
|
//******************************************************************************
|
71 |
|
|
//internal signals
|
72 |
|
|
//******************************************************************************
|
73 |
|
|
reg [7:0] CRC_out ;
|
74 |
|
|
reg [31:0] CRC_reg;
|
75 |
|
|
reg CRC_end;
|
76 |
|
|
reg [3:0] Counter;
|
77 |
|
|
//******************************************************************************
|
78 |
|
|
//******************************************************************************
|
79 |
|
|
//input data width is 8bit, and the first bit is bit[0]
|
80 |
|
|
function[31:0] NextCRC;
|
81 |
|
|
input[7:0] D;
|
82 |
|
|
input[31:0] C;
|
83 |
|
|
reg[31:0] NewCRC;
|
84 |
|
|
begin
|
85 |
|
|
NewCRC[0]=C[24]^C[30]^D[1]^D[7];
|
86 |
|
|
NewCRC[1]=C[25]^C[31]^D[0]^D[6]^C[24]^C[30]^D[1]^D[7];
|
87 |
|
|
NewCRC[2]=C[26]^D[5]^C[25]^C[31]^D[0]^D[6]^C[24]^C[30]^D[1]^D[7];
|
88 |
|
|
NewCRC[3]=C[27]^D[4]^C[26]^D[5]^C[25]^C[31]^D[0]^D[6];
|
89 |
|
|
NewCRC[4]=C[28]^D[3]^C[27]^D[4]^C[26]^D[5]^C[24]^C[30]^D[1]^D[7];
|
90 |
|
|
NewCRC[5]=C[29]^D[2]^C[28]^D[3]^C[27]^D[4]^C[25]^C[31]^D[0]^D[6]^C[24]^C[30]^D[1]^D[7];
|
91 |
|
|
NewCRC[6]=C[30]^D[1]^C[29]^D[2]^C[28]^D[3]^C[26]^D[5]^C[25]^C[31]^D[0]^D[6];
|
92 |
|
|
NewCRC[7]=C[31]^D[0]^C[29]^D[2]^C[27]^D[4]^C[26]^D[5]^C[24]^D[7];
|
93 |
|
|
NewCRC[8]=C[0]^C[28]^D[3]^C[27]^D[4]^C[25]^D[6]^C[24]^D[7];
|
94 |
|
|
NewCRC[9]=C[1]^C[29]^D[2]^C[28]^D[3]^C[26]^D[5]^C[25]^D[6];
|
95 |
|
|
NewCRC[10]=C[2]^C[29]^D[2]^C[27]^D[4]^C[26]^D[5]^C[24]^D[7];
|
96 |
|
|
NewCRC[11]=C[3]^C[28]^D[3]^C[27]^D[4]^C[25]^D[6]^C[24]^D[7];
|
97 |
|
|
NewCRC[12]=C[4]^C[29]^D[2]^C[28]^D[3]^C[26]^D[5]^C[25]^D[6]^C[24]^C[30]^D[1]^D[7];
|
98 |
|
|
NewCRC[13]=C[5]^C[30]^D[1]^C[29]^D[2]^C[27]^D[4]^C[26]^D[5]^C[25]^C[31]^D[0]^D[6];
|
99 |
|
|
NewCRC[14]=C[6]^C[31]^D[0]^C[30]^D[1]^C[28]^D[3]^C[27]^D[4]^C[26]^D[5];
|
100 |
|
|
NewCRC[15]=C[7]^C[31]^D[0]^C[29]^D[2]^C[28]^D[3]^C[27]^D[4];
|
101 |
|
|
NewCRC[16]=C[8]^C[29]^D[2]^C[28]^D[3]^C[24]^D[7];
|
102 |
|
|
NewCRC[17]=C[9]^C[30]^D[1]^C[29]^D[2]^C[25]^D[6];
|
103 |
|
|
NewCRC[18]=C[10]^C[31]^D[0]^C[30]^D[1]^C[26]^D[5];
|
104 |
|
|
NewCRC[19]=C[11]^C[31]^D[0]^C[27]^D[4];
|
105 |
|
|
NewCRC[20]=C[12]^C[28]^D[3];
|
106 |
|
|
NewCRC[21]=C[13]^C[29]^D[2];
|
107 |
|
|
NewCRC[22]=C[14]^C[24]^D[7];
|
108 |
|
|
NewCRC[23]=C[15]^C[25]^D[6]^C[24]^C[30]^D[1]^D[7];
|
109 |
|
|
NewCRC[24]=C[16]^C[26]^D[5]^C[25]^C[31]^D[0]^D[6];
|
110 |
|
|
NewCRC[25]=C[17]^C[27]^D[4]^C[26]^D[5];
|
111 |
|
|
NewCRC[26]=C[18]^C[28]^D[3]^C[27]^D[4]^C[24]^C[30]^D[1]^D[7];
|
112 |
|
|
NewCRC[27]=C[19]^C[29]^D[2]^C[28]^D[3]^C[25]^C[31]^D[0]^D[6];
|
113 |
|
|
NewCRC[28]=C[20]^C[30]^D[1]^C[29]^D[2]^C[26]^D[5];
|
114 |
|
|
NewCRC[29]=C[21]^C[31]^D[0]^C[30]^D[1]^C[27]^D[4];
|
115 |
|
|
NewCRC[30]=C[22]^C[31]^D[0]^C[28]^D[3];
|
116 |
|
|
NewCRC[31]=C[23]^C[29]^D[2];
|
117 |
|
|
NextCRC=NewCRC;
|
118 |
|
|
end
|
119 |
|
|
endfunction
|
120 |
|
|
//******************************************************************************
|
121 |
|
|
|
122 |
|
|
always @ (posedge Clk or posedge Reset)
|
123 |
|
|
if (Reset)
|
124 |
|
|
CRC_reg <=32'hffffffff;
|
125 |
|
|
else if (Init)
|
126 |
|
|
CRC_reg <=32'hffffffff;
|
127 |
|
|
else if (Data_en)
|
128 |
|
|
CRC_reg <=NextCRC(Frame_data,CRC_reg);
|
129 |
|
|
else if (CRC_rd)
|
130 |
|
|
CRC_reg <={CRC_reg[23:0],8'hff};
|
131 |
|
|
|
132 |
|
|
always @ (CRC_rd or CRC_reg)
|
133 |
|
|
if (CRC_rd)
|
134 |
|
|
CRC_out <=~{
|
135 |
|
|
CRC_reg[24],
|
136 |
|
|
CRC_reg[25],
|
137 |
|
|
CRC_reg[26],
|
138 |
|
|
CRC_reg[27],
|
139 |
|
|
CRC_reg[28],
|
140 |
|
|
CRC_reg[29],
|
141 |
|
|
CRC_reg[30],
|
142 |
|
|
CRC_reg[31]
|
143 |
|
|
};
|
144 |
|
|
else
|
145 |
|
|
CRC_out <=0;
|
146 |
|
|
|
147 |
|
|
//caculate CRC out length ,4 cycles
|
148 |
|
|
//CRC_end aligned to last CRC checksum data
|
149 |
|
|
always @(posedge Clk or posedge Reset)
|
150 |
|
|
if (Reset)
|
151 |
|
|
Counter <=0;
|
152 |
|
|
else if (!CRC_rd)
|
153 |
|
|
Counter <=0;
|
154 |
|
|
else
|
155 |
|
|
Counter <=Counter + 1;
|
156 |
|
|
|
157 |
|
|
always @ (Counter)
|
158 |
|
|
if (Counter==3)
|
159 |
|
|
CRC_end=1;
|
160 |
|
|
else
|
161 |
|
|
CRC_end=0;
|
162 |
|
|
|
163 |
|
|
endmodule
|
164 |
|
|
|
165 |
|
|
|